Claims
- 1. A process for manufacturing a self-aligned transistor comprising steps of:
forming a diffusion source layer including a diffusion source for diffusion on areas corresponding to a gate area, a source area, and a drain area; forming a pattern, corresponding to said gate area, on said diffusion source layer, and further removing said diffusion source layer corresponding to said pattern to form said gate area; diffusing said diffusion source included said diffusion source layer into both said source area and said drain area except said gate area, by using heat treatment; forming a gate insulating film over both said gate area and said thermally diffused diffusion source layer, and further forming a gate electrode, comprised of metal, over said gate insulating film; removing said diffusion source layer as well as said gate insulating film and said gate electrode formed on said diffusion source layer to form a gate stacking structure having both said gate insulating film and said gate electrode formed only according to said gate area.
- 2. A process for manufacturing a self-aligned transistor as claimed in claim 1, wherein
said gate insulating film and said gate electrode are comprised of thermally intolerant materials.
- 3. A process for manufacturing a self-aligned transistor as claimed in claim 1, wherein
said gate insulating film is comprised of a material having a higher dielectric constant than that of a silicon oxide film, and said gate electrode is comprised of a material having a lower resistivity than that of polysilicon.
- 4. A process for manufacturing a self-aligned transistor as claimed in claim 2, wherein
said gate insulating film is comprised of a material having a higher dielectric constant than that of a silicon oxide film, and said gate electrode is comprised of a material having a lower resistivity than that of polysilicon.
- 5. A process for manufacturing a self-aligned transistor as claimed in claim 1, wherein
said gate insulating film is comprised of a magnetic or a ferroelectric material.
- 6. A process for manufacturing a self-aligned transistor as claimed in claim 2, wherein
said gate insulating film is comprised of a magnetic or a ferroelectric material.
Priority Claims (2)
Number |
Date |
Country |
Kind |
2000-253369 |
Aug 2000 |
JP |
|
2000-380782 |
Dec 2000 |
JP |
|
Parent Case Info
[0001] This application is based on Japanese Patent Application Nos. 2000-253369 filed Aug. 24, 2000 and 2000-380782 filed Dec. 14, 2000, the contents of which are incorporated hereinto by reference.