Claims
- 1. A method for producing a three-dimensional type semiconductor device comprising a first semiconductor integrated circuit layer, said first semiconductor integrated circuit layer including at least one first semiconductor elemental device having active regions, first insulating layers formed on said first semiconductor elemental device, and first interconnection layers formed on said first insulating layers and connected to the active regions in said first semiconductor elemental device, a second insulating layer formed on said first semiconductor integrated circuit layer, a second semiconductor integrated circuit layer formed on said second insulating layer, said second semiconductor integrated circuit layer including at least one second semiconductor elemental device having active regions, third insulating layers formed on said second semiconductor elemental device, and second interconnection layers formed on said third insulating layers and connected to the active regions in said second semiconductor elemental device, at least one contact hole formed straight to directly reach said first semiconductor integrated circuit layer from one of the active regions in said at least one second semiconductor elemental device, said contact hole penetrating the active region of said second semiconductor elemental device, and at least one interlayer interconnection directly connecting and penetrating one of the active regions in said second semiconductor elemental device and said first semiconductor integrated circuit layer through said contact hole, said method comprising
- preparing said first semiconductor integrated circuit layer including said at least one first semiconductor elemental device having a gate electrode and active regions, first insulating layers formed on said first semiconductor elemental device and said first interconnection layers formed on said first insulating layers and connected to the active regions in said first semiconductor elemental device,
- forming said second insulating layer on said first semiconductor integrated circuit layer,
- forming said active regions which are to be included in at said least one second semiconductor elemental device on said second insulating layer,
- forming said at least one straight contact hole to directly reach said first semiconductor integrated circuit layer from one of the active regions in said at least one second semiconductor elemental device, said contact hole formed so that it penetrates the active region of said second semiconductor elemental device and reaches at least one of said interconnection layer, said gate electrode and said active region in said first semiconductor integrated circuit layer,
- forming said at least one interlayer interconnection directly connecting one of the active regions in said semiconductor elemental device and said first semiconductor integrated circuit layer through said contact hole,
- forming said third insulating layers on said second semiconductor elemental device, and
- forming said second interconnection layers on said third insulating layers to be connected to the active regions in said second semiconductor elemental device.
- 2. The method of claim 1, wherein
- said contact hole is formed by reactive ion etching.
- 3. The method of claim 1, wherein
- said contact hole is formed to directly reach one of the active regions in the first semiconductor elemental device in said first semiconductor integrated circuit layer.
- 4. The method of claim 1, wherein
- said first semiconductor elemental device comprises an MOS transistor having a gate electrode.
- 5. The method of claim 4, wherein
- said contact hole is formed to directly reach the gate electrode of said MOS transistor.
- 6. The method of claim 1, wherein
- said interlayer interconnection is formed of aluminum or refractory metal silicide.
- 7. The method of claim 6, wherein
- said interlayer interconnection is formed of aluminum.
- 8. The method of claim 6, wherein
- said interlayer interconnection is formed of refractory metal silicide.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-45902 |
Mar 1986 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/158,847, filed Feb. 22, 1988, now abandoned, which is a divisional of U.S. application Ser. No. 021,315, filed Mar. 3, 1987, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (9)
Number |
Date |
Country |
0020135 |
Dec 1980 |
EPX |
0168815 |
Jan 1986 |
EPX |
0125868 |
Oct 1981 |
JPX |
0106158 |
Jul 1982 |
JPX |
0056327 |
Apr 1983 |
JPX |
0124261 |
Jul 1983 |
JPX |
0004080 |
Jan 1984 |
JPX |
0089953 |
May 1985 |
JPX |
0234027 |
Oct 1986 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Steinberger, H., Electronic 35(2):63-66 (1986) Jan., Munchen, Deutschland Cohen, Ch., Electronics International, p. 92, vol. 56 (1983) Sep., No. 19, New York, USA. |
H. Shichijo et al., IEDM, Session 9.1, 1984, pp. 228-231, "Polysilicon Transistors in VLSI MOS Memories". |
Divisions (1)
|
Number |
Date |
Country |
Parent |
21315 |
Mar 1987 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
158847 |
Feb 1988 |
|