Claims
- 1. A method of forming a plurality of semiconductor chip stacks comprising the steps of:
- providing a plurality of wafers each having a plurality of chip regions formed therein each of which are surrounded by chip separation regions;
- joining said plurality of wafers together to form a wafer stack with said chip regions and chip separation regions on said wafers in said wafer stack being in alignment; and then
- separating a plurality of stacks of chips from said wafer stack, each of said plurality of stacks of chips being comprised of a plurality of chips arranged in a stack, each of said plurality of chips being formed from individual chip regions of said plurality of chip regions in each wafer, said step of separating causing a separation of a stack of chips from said wafer stack at said chip separation regions which are aligned during said joining step wherein said chip separation regions in said wafer are comprised of insulator filled trenches.
- 2. The method of claim 1 wherein said step of separating is performed by dicing.
- 3. The method of claim 1 wherein said step of separating is performed by etching.
- 4. The method of claim 1 wherein said step of separating is performed by dicing and etching.
- 5. The method of claim 1 wherein said step of joining is performed by laminating.
- 6. The method of claim 5 further comprising the step of applying an adhesive to surfaces of said wafers prior to laminating.
- 7. The method of claim 1 further comprising the steps of:
- forming notches in a first wafer of said plurality of wafers;
- marking said first wafer with a pattern matched to said notches and recording said pattern;
- marking each of said plurality of wafers with said pattern; and
- aligning said pattern on each of said plurality of said wafers, prior to said joining step.
- 8. The method of claim 7 further comprising the step of forming notches on the periphery of said wafers.
- 9. The method of claim 1 further comprising the steps:
- removing a portion of said wafers from a surface of said wafers whereby said chip separation regions extend from a top to a bottom of said wafers and project above said surface of said wafers; and
- aligning said chip separation regions on said wafers.
- 10. The method of claim 9 further comprising the step of depositing an adhesive on said surface of said wafers after said removing step.
- 11. A method comprising the steps of:
- providing a plurality of wafers each having a plurality of circuit areas thereon, each of the wafers having a frontside and a backside, and each of the circuit areas surrounded by an oxide-filled trench;
- depositing an adhesive onto the backside of at least one of the circuits areas;
- laminating with the adhesive the plurality of wafers frontside to backside; and
- separating a stack of the circuit areas formed by the laminating step including removing oxide surrounding the circuit areas in the stack.
- 12. The method of claim 11 further comprising the step of:
- forming a plurality of raised oxide rings on the backside of the wafers each coextensive with the oxide-filled trench; and
- wherein the depositing step includes depositing the adhesive within a perimeter formed by at least one of the raised oxide rings.
CROSS-REFERENCE TO RELATED APPLICATION
This application is a continuation-in-part of application Ser. No. 08/507,186 filed Jul. 26, 1995, now U.S. Pat. No. 5,691,248, and the complete contents of that application is herein incorporated by reference.
US Referenced Citations (16)
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
507186 |
Jul 1995 |
|