Embodiments described herein generally relate to plasma processing chambers used in semiconductor manufacturing.
Reliably producing high aspect ratio features is one of the key technology challenges for the next generation of very large scale integration (VLSI) and ultra large scale integration (ULSI) of semiconductor devices. One method of forming high aspect ratio features uses a plasma assisted etching process, such as a reactive ion etch (RIE) plasma process, to form high aspect ratio openings in a material layer, such as a dielectric layer, of a substrate. In a typical RIE plasma process, a plasma is formed in an RIE processing chamber and ions from the plasma are accelerated towards a surface of a substrate to form openings in a material layer disposed beneath a mask layer formed on the surface of the substrate.
A typical Reactive Ion Etch (RIE) plasma processing chamber includes a radio frequency (RF) bias generator, which supplies an RF voltage to a “power electrode”, a metal baseplate embedded into the “electrostatic chuck” (ESC) assembly, more commonly referred to as the “cathode”.
As feature sizes continue to diminish and the aspect ratio increases, while feature profile control requirements get more stringent, it becomes more desirable to have a well-controlled Ion Energy Distribution Function (IEDF) at the substrate surface during processing. A single-peak IEDF can be used to construct any IEDF, including a two-peak IEDF with independently controlled peak heights and energies, which is beneficial for high-precision plasma processing. The authors have noticed that creating a single-peak IEDF, such as the single-peak IEDF 520 shown in
Accordingly, there is a need in the art for novel biasing methods that enable maintaining a nearly constant sheath voltage (equal to the value of the substrate voltage to ground, assuming near-zero plasma potential) and thus creating a mono-energetic IEDF at the surface of the substrate; consequently enabling a precise control over the shape of IEDF and the profile of the features formed in the surface of the substrate.
Embodiments of the disclosure provided herein may include a method of processing of a substrate that enables maintaining a nearly constant sheath voltage for up to about 90% of the substrate processing time is provided. The performed method will result in a single (narrow) peak ion energy distribution function (IEDF) that can be further used to create an IEDF with an arbitrary shape. Herein, the method includes generating a plasma over a surface of a substrate disposed on a substrate support and establishing a pulsed voltage waveform at a biasing electrode disposed within the substrate support. The pulsed voltage waveform is established at the biasing electrode using a pulsed bias generator coupled to the biasing electrode by a second electrical conductor. The pulsed bias generator includes a pulse generator and a current-return output stage which are simultaneously coupled to the second electrical conductor. The pulse generator that maintains a predetermined, positive voltage across its output (i.e. to ground) during regularly recurring time intervals of a predetermined length, by repeatedly closing and opening its internal switch at a predetermined rate. The pulse generator includes a constant voltage source, a switch, and a snubber. When closed, the switch electrically couples a positive output of the substantially constant voltage source to an output of the pulse generator that is simultaneously coupled through a first electrical conductor to the second electrical conductor. The snubber, for example a “flyback” diode, across the output of the pulse generator minimizes (or “snubs”) the possible voltage spikes during the rapid release of the magnetic energy by the inductive components (such as first and second electrical conductors) following the opening of the switch. Herein, a first end of the current-return output stage is electrically coupled through a first electrical conductor to a positive output of the nanosecond pulse generator and simultaneously to the second electrical conductor, and a second end of the current-return output stage is electrically coupled to ground.
In some embodiments the pulsed voltage waveform includes a plurality of pulsed voltage cycles, where each pulsed voltage cycle includes a sheath collapse phase, a chuck capacitor recharging phase, a sheath formation phase, and an ion current phase. During the collapse phase the switch is closed and a sheath capacitance is discharged by the current supplied by the pulse generator. During the chuck capacitor recharging phase the switch is maintained in the closed position and a positive charge is provided to the biasing electrode by the current from the pulse generator. During the sheath formation phase the switch is opened and the current flows from the sheath and stray capacitances to ground through the current-return output stage. During the ion current phase the switch is maintained in an open position and an ion current, likewise flowing from the plasma to ground through the current-return output stage, causes accumulation of the positive charge on the substrate surface and gradually discharges the sheath and chuck capacitors, thus slowly decreasing the sheath voltage drop.
In some embodiments, the sheath collapse phase, the recharging phase, and the sheath formation phase have a combined duration of between about 200 ns and about 300 ns. In some embodiments, a positive output voltage of the pulse generator, during the time when the switch remains closed, is between about 0.1 kV and about 10 kV. In some embodiments, the switch remains in the closed position for between about 10 ns and about 100 ns of each pulsed voltage cycle. In some embodiments, each pulsed voltage cycle has a duration of between about 2 μs and about 3 μs. In some embodiments, the combined sheath collapse phase and recharging phase comprise less than about 10% of the pulsed voltage cycle. In some embodiments, the biasing electrode is spaced apart from a substrate supporting surface of the substrate support by a layer of the dielectric material, and wherein a combined series capacitance of the layer of the dielectric material of the substrate support and the substrate disposed thereon is between about 5 nF and about 12 nF. In some embodiments, a chucking power supply is coupled to the external electrical conductor at a connection point, and wherein a blocking capacitor, having a capacitance of between about 40 nF and about 80 nF, is disposed in series with the pulsed bias generator between the pulsed bias generator and the connection point. In some embodiments, a blocking resistor, having a resistance more than about 1 MOhm, is disposed between the chucking power supply and the connection point.
In another embodiment, a processing chamber includes a chamber lid, one or more sidewalls, and a chamber base which together define a processing volume. The processing chamber further includes a substrate support disposed in the processing volume, where the substrate support includes a biasing electrode that is separated from a substrate supporting surface of the substrate support by a dielectric material layer, and a pulsed bias generator coupled to the biasing electrode by a second electrical conductor. The pulsed bias generator includes a pulse generator and a current return stage. The pulse generator includes, a voltage source, a switch that, when closed, electrically couples a positive output of the voltage source to an output of the pulse generator, where the output of the pulse generator is coupled through a first electrical conductor to the second electrical conductor, and a snubber across the output of the pulse generator. The voltage source may be a constant voltage source. Herein, a first end of the current-return output stage is simultaneously electrically coupled to the second electrical conductor and through a first electrical conductor to a positive output of the pulse generator and a second end of the current-return output stage is electrically coupled to the ground. In some embodiments, the processing chamber includes an inductively coupled plasma (ICP) or capacitively coupled plasma (CCP) plasma generator.
Embodiments of the present disclosure may further include a processing chamber, comprising a substrate support comprising a biasing electrode that is separated from a substrate supporting surface of the substrate support by a dielectric material layer, and a bias generator that is coupled to the biasing electrode by an electrical conductor. The bias generator includes a pulse generator, comprising a voltage source having a positive terminal and a negative terminal, wherein the negative terminal is coupled to ground, a switch that, when closed, electrically connects the positive terminal to an end of the electrical conductor; and a snubber connected between the end of the electrical conductor and the ground. The bias generator also includes a current-return output stage, wherein a first end of the current-return output stage is electrically coupled to the electrical conductor, and a second end of the current-return output stage is electrically coupled to the ground. The electrical conductor may further include a first electrical conductor and a second electrical conductor that are connected in series, wherein one end of the first electrical conductor is connected to the positive terminal of the voltage source and one end of the second electrical conductor is connected to the biasing electrode. In some configurations, the first electrical conductor is an “internal” electrical conductor found within the bias generator, and the second electrical conductor is an “external” electrical conductor disposed between the bias generator and the biasing electrode.
Embodiments of the present disclosure may further include a method of processing of a substrate, comprising generating a plasma over a surface of a substrate disposed on a substrate support, and biasing a biasing electrode disposed within the substrate support using a bias generator that is coupled to the biasing electrode by an electrical conductor. The bias generator includes a pulse generator, comprising a voltage source having a positive terminal and a negative terminal, wherein the negative terminal is coupled to ground, and a switch that, when closed, electrically connects the positive terminal to the electrical conductor; and a current-return output stage, wherein a first end of the current-return output stage is electrically coupled to the electrical conductor, and a second end of the current-return output stage is electrically coupled to the ground. The method of biasing the biasing electrode comprises generating a pulsed voltage waveform at the biasing electrode by repetitively closing the switch for a first period of time and then opening the switch for a second period of time a plurality of times, wherein closing the switch causes a positive voltage relative to the ground to be applied to the electrical conductor by the voltage source during the first period of time, and opening the switch causes a current flow from the biasing electrode to ground through the current-return output stage during at least a portion of the second period of time. The method may also include substantially eliminating a sheath voltage drop formed over the surface of the substrate, by the generated plasma, by the end of the first period of time, and causing a current to flow from the biasing electrode to ground through the current-return output stage during the second period of time. The method may also include forming a plasma potential, and the first period of time comprises a sheath collapse phase having a first time duration, wherein at the end of the first time duration a potential formed on the surface of the substrate substantially equals the plasma potential of the generated plasma, and a chuck capacitance recharging phase having a second time duration, wherein a sheath voltage drop formed over the surface of the substrate by the generated plasma is eliminated after the first time duration and the second time duration have been sequentially completed. The second period of time may comprise a sheath formation phase having a third time duration, wherein the current flow from the biasing electrode to ground through the current-return output stage occurs during the third time duration, and an ion current phase having a fourth time duration, wherein the fourth time duration is longer than the first, second and third time durations combined.
Embodiments of the present disclosure further include a processing chamber that includes a substrate support that includes a biasing electrode that is separated from a substrate supporting surface of the substrate support by a dielectric material layer, and a bias generator that is coupled to the biasing electrode by an electrical conductor. The bias generator comprises a pulse generator, comprising a voltage source having a positive terminal and a negative terminal, wherein the negative terminal is coupled to ground, and a switch that, when closed, electrically connects the positive terminal to an end of the electrical conductor. The bias generator also comprises a current-return output stage, wherein a first end of the current-return output stage is electrically coupled to the electrical conductor, and a second end of the current-return output stage is electrically coupled to the ground. The processing chamber also includes a computer readable medium having instructions stored thereon for performing a method of processing a substrate when executed by a processor, the method comprising generating a plasma over a surface of a substrate disposed on the substrate support, and biasing the biasing electrode using the bias generator, wherein biasing the biasing electrode comprises generating a pulsed voltage waveform at the biasing electrode by repetitively closing the switch for a first period of time and then opening the switch for a second period of time a plurality of times, and wherein closing the switch causes a positive voltage relative to the ground to be applied to the end of the electrical conductor during the first period of time, and opening the switch causes a current flow from the biasing electrode to ground through the current-return output stage during at least a portion of the second period of time. The electrical conductor may further include a first electrical conductor and a second electrical conductor that are connected in series, wherein one end of the first electrical conductor is connected to the positive terminal of the voltage source and one end of the second electrical conductor is connected to the biasing electrode.
So that the manner in which the above recited features of the present disclosure can be understood in detail, a more particular description of the disclosure, briefly summarized above, may be had by reference to embodiments, some of which are illustrated in the appended drawings. It is to be noted, however, that the appended drawings illustrate only typical embodiments of this disclosure and are therefore not to be considered limiting of its scope, for the disclosure may admit to other equally effective embodiments.
To facilitate understanding, identical reference numerals have been used, where possible, to designate identical elements that are common to the figures. It is contemplated that elements and features of one embodiment may be beneficially incorporated in other embodiments without further recitation.
Embodiments described herein are applicable to all plasma assisted or plasma enhanced processing chambers and methods of plasma assisted or plasma enhanced processing of a substrate. More specifically, embodiments of this disclosure describe an electrode biasing scheme that enables maintaining a nearly constant sheath voltage and thus creating a mono-energetic IEDF at the surface of the substrate; consequently enabling a precise control over the shape of IEDF and the profile of the features formed in the surface of the substrate. The following definitions are used throughout this disclosure: (1) unless a reference is specified, all potentials are referenced to ground; (2) the voltage at any physical point (like a substrate or a biasing electrode) is likewise defined as the potential of this point with respect to ground (zero potential point); (3) the cathode sheath is implied to be an electron-repelling, ion-accelerating sheath that corresponds to a negative substrate potential with respect to plasma; (4) the sheath voltage (also referred to sometimes as “sheath voltage drop”), Vsh, is defined as the absolute value of the potential difference between the plasma and the adjacent surface (e.g. of the substrate or the chamber wall); and (5) the substrate potential is the potential at the substrate surface facing the plasma.
We propose a pulsed voltage biasing scheme (such as the biasing scheme described in relation to
We note the possibility of using other biasing schemes for establishing a pulsed voltage waveform such as the waveform 500 (illustrated in
One embodiment of the pulsed voltage biasing scheme proposed above is shown in the chamber diagram illustrated in
(1) a nanosecond pulse generator 214 that maintains a predetermined, substantially constant positive voltage across its output (i.e. to ground) during regularly recurring time intervals of a predetermined length, by repeatedly closing and opening its internal switch at a predetermined rate.
(2) a current-return output stage, 215, with one end 215B connected to ground, and the other end 215A connected through the internal electrical conductor to the positive output of the nanosecond pulse generator and simultaneously to the external electrical conductor. The combination of the nanosecond pulse generator with the current-return output stage and the internal electrical conductor is referred to here as a “pulsed bias generator” 240 and it is both a sourcing and a sinking supply, in that it passes a current in both directions. A current-return output stage can be comprised of the following elements: (a) a resistor, (b) a resistor and an inductor connected in series, or (c) a more complex combination of electrical elements, including parallel capacitors, which permits a positive current flow towards the ground.
(3) An external electrical conductor connecting the output of the pulsed bias generator 240 to the chucking pole. The output of the pulsed bias generator 240 is the point 215A, where the output of the nanosecond pulse generator 214 is connected through the internal electrical conductor to the current-return output stage 215. The external electrical conductor may comprise: (a) a coaxial transmission line 206, which may include a flexible coaxial cable with the inductance Lflex in series with a rigid coaxial transmission line with the inductance Lrigid, (b) an insulated high-voltage corona-resistant hookup wire, (c) a bare wire, (d) a metal rod, (e) an electrical connector, or (f) any combination of electrical elements in (a)-(e). Note that the internal electrical conductor may comprise the same basic elements as the external electrical conductor. The chucking pole is usually a metal plate embedded into the electrostatic chuck and separated from the plasma by a thin layer of dielectric material (e.g., ˜0.3 mm thick). The chucking pole can be the biasing electrode 204 embedded within the electrostatic chuck portion (i.e., ESC substrate support 205) of the ESC assembly shown in
Firstly, the dielectric layer in the electrostatic chuck, and the processed substrate (e.g., a 0.8 mm thick doped-silicon slab with the capacitance of >10 nF) placed on its surface separate the chucking pole from the plasma and are represented in the circuits in
Secondly, the chucking pole 204, the pulsed bias generator 240, and the external electrical conductor (such as the transmission line 206) connecting them together have: (A) some combined stray capacitance to ground, which is represented in the circuit 600 by a single stray capacitor 302 with the capacitance Cs (˜500 pF, for example); as well as (B) some inductance, which is represented in the circuit 600 by inductors Linternal (˜300 nH, for example) for the internal electrical conductor and other components of the pulsed bias generator 240, and Ltransm (˜500 nH, for example) for the external electrical conductor, such as the transmission line 206. The current-return output stage 215 is represented in the circuit 600 by a single resistor Rros (˜150 Ohm, for example).
Thirdly, we use the standard electrical plasma model that represents the entire plasma in the process volume as 3 series elements:
I. An electron-repelling cathode sheath 304 (which we sometimes also refer to as the “plasma sheath” or just the “sheath”) adjacent to the substrate. The cathode sheath is represented in
II. a bulk plasma 305, represented in
III. an electron-repelling wall sheath 306 forming at the chamber walls. The wall sheath is likewise represented in
In
As can be seen from the (1)-(4) above, the combined duration of the “electron current” phases 501-503 constituting a single voltage pulse of the pulsed voltage waveform (such as the pulsed voltage waveform 500) is about 200-400 ns, which corresponds to the relatively short duty cycle of about 10-15%. The short duty cycle characteristic of the pulsed voltage waveform 500 is a consequence of a large ion-to-electron mass ratio that is typical for all plasmas. Thus, in the pulsed voltage biasing scheme proposed herein, the pulsed bias generator actively interacts with the plasma only during a short portion of each cycle, allowing the cathode sheath to evolve naturally for the rest of the time. By effectively using the fundamental plasma properties, this biasing scheme enables maintaining a nearly constant sheath voltage for up to ˜90% of the processing time, which results in a single peak IEDF (such as IEDF 520 in
The pulsed voltage biasing scheme proposed herein enables maintaining a particular substrate voltage waveform, such as the substrate voltage waveform 510 shown in
A. Practical Considerations
The effective simplified electrical circuit 600 and the results of numerical simulations of that circuit are shown in
Numerical results in
where Ii is the ion current flowing through the sheath. This formula reflects the fact that the ion current splits between the sheath capacitor, CSH, and the chuck capacitor, Ce, and needs to discharge them both in order to change the sheath voltage. The above formula can be used to select the appropriate parameters for effective operation of the pulsed voltage biasing scheme proposed herein, and allows determination of its applicability limits.
For example, from the goal of maintaining a nearly constant sheath voltage, VSH, we immediately get the requirement of a relatively small voltage droop, i.e.
For a given ion current (typically 0.5-5 A), Ce and T, it gives the range of sheath voltages, for which the pulsed voltage biasing scheme proposed herein is most useful. This requirement shows that the effectiveness of this biasing scheme in producing a narrow single-peak IEDF (i.e. IEDF 520 in
The above requirement also implies that the pulsed voltage biasing scheme proposed herein works better at higher pulse repetition frequencies (PRF) (or shorter periods T) of the pulsed voltage waveform (e.g. the voltage waveform 500 in
It is also clear from the above requirement that it is beneficial to have a large Ce, which is why the pulsed voltage biasing scheme proposed herein works most effectively when the pulsed voltage is applied to the chucking pole, rather than to the support base 207 (
We note that in the pulsed voltage biasing scheme proposed herein, the voltage switching occurs only inside a nanosecond pulse generator and only at relatively small voltages (e.g., 100-800V) that drive the primary side of the output step-up transformer. This provides a significant practical benefit when compared to previously proposed schemes, in which there is usually a second switch (positioned in place of the resistive output stage) that needs to switch at the full sheath voltage (i.e., at thousands of volts, for example). Presence of the second switch in these previously proposed biasing schemes considerably decreases the system robustness and in practical terms limits their extendibility to sufficiently high sheath voltages (e.g., VSH˜4000-8000 V) that are required for high aspect ratio applications. The authors were not able to identify commercially available switches capable of switching at RF frequencies (e.g., 400 kHz) and simultaneously high voltages of, e.g., 8,000V. It needs to be mentioned here that the purpose of the blocking diode in
The authors further note that the current-return output stage 215 may contain a combination of reactive elements, like inductors and capacitors (e.g., series inductor), without limiting its effectiveness in producing a nearly constant sheath voltage. We also note that the value of the resistor (e.g., resistor Rros in
The pulsed voltage biasing scheme proposed herein can also be readily integrated with the high-voltage module (HVM) standardly used for chucking, i.e. “electrically clamping”, the substrate to the substrate receiving surface of the ESC substrate support, as shown in
B. Detailed Description of
The processing chamber 200 features a chamber body 213 which includes a chamber lid 223, one or more sidewalls 222, and a chamber base 224 which define a processing volume 226. A gas inlet 228 disposed through the chamber lid 223 is used to provide one or more processing gases to the processing volume 226 from a processing gas source 219 in fluid communication therewith. Herein, a plasma generator configured to ignite and maintain a processing plasma 201 from the processing gases includes one or more inductive coils 217 disposed proximate to the chamber lid 223 outside of the processing volume 226. The one or more inductive coils 217 are electrically coupled to an RF power supply 218 via an RF matching circuit 230. The plasma generator is used to ignite and maintain a plasma 201 using the processing gases and electromagnetic field generated by the inductive coils 217 and RF power supply 218. The processing volume 226 is fluidly coupled to one or more dedicated vacuum pumps, through a vacuum outlet 220, which maintain the processing volume 226 at sub-atmospheric conditions and evacuate processing, and/or other gases, therefrom. A substrate support assembly 236, disposed in the processing volume 226, is disposed on a support shaft 238 sealingly extending through the chamber base 224.
The substrate 203 is loaded into, and removed from, the processing volume 226 through an opening (not shown) in one of the one or more sidewalls 222, which is sealed with a door or a valve (not shown) during plasma processing of the substrate 203. Herein, the substrate 203 is transferred to and from a receiving surface of an ESC substrate support 205 using a lift pin system (not shown).
The substrate support assembly 236 includes a support base 207 and the ESC substrate support 205 that is thermally coupled to, and disposed on, the support base 207. Typically, the support base 207 is used to regulate the temperature of the ESC substrate support 205, and the substrate 203 disposed on the ESC substrate support 205, during substrate processing. In some embodiments, the support base 207 includes one or more cooling channels (not shown) disposed therein that are fluidly coupled to, and in fluid communication with, a coolant source (not shown), such as a refrigerant source or water source having relatively high electrical resistance. In some embodiments, the ESC substrate support 205 includes a heater (not shown), such as a resistive heating element embedded in the dielectric material thereof. Herein, the support base 207 is formed of a corrosion resistant thermally conductive material, such as a corrosion resistant metal, for example aluminum, aluminum alloy, or stainless steel and is coupled to the substrate support with an adhesive or by mechanical means. Typically, the ESC substrate support 205 is formed of a dielectric material, such as a bulk sintered ceramic material, such as a corrosion resistant metal oxide or metal nitride material, for example aluminum oxide (Al2O3), aluminum nitride (AlN), titanium oxide (TiO), titanium nitride (TiN), yttrium oxide (Y2O3), mixtures thereof, or combinations thereof. In embodiments herein, the ESC substrate support 205 further includes a biasing electrode 204 embedded in the dielectric material thereof. In one configuration, the biasing electrode 204 is a chucking pole used to secure (chuck) the substrate 203 to a supporting surface of the ESC substrate support 205 and to bias the substrate 203 with respect to the processing plasma 201 using a pulsed-voltage biasing scheme described herein. Typically, the biasing electrode 204 is formed of one or more electrically conductive parts, such as one or more metal meshes, foils, plates, or combinations thereof. Herein, the biasing electrode 204 is electrically coupled to a high voltage module 216 which provides a chucking voltage thereto, such as static DC voltage between about −5000 V and about 5000 V, using an electrical conductor, such as the coaxial transmission line 206, e.g., a coaxial cable.
The support base 207 is electrically isolated from the chamber base 224 by an insulator plate 211, and a ground plate 212 is interposed between the insulator plate 211 and the chamber base 224. In some embodiments, the processing chamber 200 further includes a quartz pipe 210, or collar, circumscribing the substrate support assembly 236 to prevent corrosion of the ESC substrate support 205 and, or, the support base 207 from contact with corrosive processing gases or plasma, cleaning gases or plasma, or byproducts thereof. Typically, the quartz pipe 210, the insulator plate 211, and the ground plate are circumscribed by a liner 208. Herein, a plasma screen 209 approximately coplanar with the substrate receiving surface of the ESC substrate support 205 prevents plasma from forming in a volume between the liner 208 and the one or more sidewalls 222.
Herein, the biasing electrode 204 is spaced apart from the substrate receiving surface of the ESC substrate support 205, and thus from the substrate 203, by a layer of dielectric material of the ESC substrate support 205. Typically, the layer of dielectric material has a thickness between about 0.1 mm and about 1 mm, such as between about 0.1 mm and about 0.5 mm, for example about 0.3 mm. Herein, the biasing electrode 204 is electrically coupled to the pulsed bias generator 240 using the external conductor, such as the transmission line 206. The pulsed bias generator 240 and the components thereof are described in detail earlier in the text of this disclosure. As noted above, the dielectric material and layer thickness can be selected so that the capacitance Ce of the layer of dielectric material is between about 5 nF and about 12 nF, such as between about 7 and about 10 nF, for example.
Generally, a low neutral fill pressure in the processing volume 226 of the processing chamber 200 results in poor thermal conduction between surfaces disposed therein, such as between the dielectric material of the ESC substrate support 205 and the substrate 203 disposed on the substrate receiving surface thereof, which reduces the ESC substrate support's 205 effectiveness in heating or cooling the substrate 203. Therefore, in some processes, a thermally conductive inert heat transfer gas, typically helium, is introduced into a volume (not shown) disposed between a non-device side surface of the substrate 203 and the substrate receiving surface of the ESC substrate support 205 to improve the heat transfer therebetween. The heat transfer gas, provided by a heat transfer gas source (not shown), flows to the backside volume through a gas communication path (not shown) disposed through the support base 207 and further disposed through the ESC substrate support 205.
The processing chamber 200 further includes a system controller 232. The system controller 232 herein includes a central processing unit (CPU) 233, a memory 234, and support circuits 235. The system controller 232 is used to control the process sequence used to process the substrate 203 including the substrate biasing methods described herein. The CPU 233 is a general purpose computer processor configured for use in an industrial setting for controlling processing chamber and sub-processors related thereto. The memory 234 described herein may include random access memory, read only memory, floppy or hard disk drive, or other suitable forms of digital storage, local or remote. The support circuits 235 are conventionally coupled to the CPU 233 and comprise cache, clock circuits, input/output subsystems, power supplies, and the like, and combinations thereof. Software instructions and data can be coded and stored within the memory 234 for instructing a processor within the CPU 233. A program (or computer instructions) readable by the system controller 232 determines which tasks are performable by the components in the processing chamber 200. Preferably, the program, which is readable by the system controller 232, includes code, which when executed by the processor, perform tasks relating to the monitoring and execution of the electrode biasing scheme described herein. The program will include instructions that are used to control the various hardware and electrical components within the processing chamber 200 to perform the various process tasks and various process sequences used to implement the electrode biasing scheme described herein.
While the foregoing is directed to embodiments of the present disclosure, other and further embodiments of the disclosure may be devised without departing from the basic scope thereof, and the scope thereof is determined by the claims that follow.
This application is a continuation of U.S. patent application Ser. No. 15/976,728, filed on May 10, 2018, which is herein incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4070589 | Martinkovic | Jan 1978 | A |
4340462 | Koch | Jul 1982 | A |
4504895 | Steigerwald | Mar 1985 | A |
4992919 | Lee et al. | Feb 1991 | A |
5140510 | Myers | Aug 1992 | A |
5451846 | Peterson et al. | Sep 1995 | A |
5610452 | Shimer et al. | Mar 1997 | A |
5770023 | Sellers | Jun 1998 | A |
5796598 | Nowak et al. | Aug 1998 | A |
5810982 | Sellers | Sep 1998 | A |
6051114 | Yao et al. | Apr 2000 | A |
6099697 | Hausmann | Aug 2000 | A |
6187685 | Hopkins et al. | Feb 2001 | B1 |
6201208 | Wendt et al. | Mar 2001 | B1 |
6253704 | Savas | Jul 2001 | B1 |
6392187 | Johnson | May 2002 | B1 |
6483731 | Isurin et al. | Nov 2002 | B1 |
6863020 | Mitrovic et al. | Mar 2005 | B2 |
6947300 | Pai et al. | Sep 2005 | B2 |
7126808 | Koo et al. | Oct 2006 | B2 |
7601246 | Kim et al. | Oct 2009 | B2 |
7718538 | Kim et al. | May 2010 | B2 |
7888240 | Hamamjy et al. | Feb 2011 | B2 |
8129653 | Kirchmeier et al. | Mar 2012 | B2 |
8382999 | Agarwal et al. | Feb 2013 | B2 |
8383001 | Mochiki et al. | Feb 2013 | B2 |
8422193 | Tao et al. | Apr 2013 | B2 |
8603293 | Koshiishi et al. | Dec 2013 | B2 |
8828883 | Rueger | Sep 2014 | B2 |
8845810 | Hwang | Sep 2014 | B2 |
8916056 | Koo et al. | Dec 2014 | B2 |
8926850 | Singh et al. | Jan 2015 | B2 |
8963377 | Ziemba et al. | Feb 2015 | B2 |
9039871 | Nauman et al. | May 2015 | B2 |
9101038 | Singh et al. | Aug 2015 | B2 |
9105447 | Brouk et al. | Aug 2015 | B2 |
9105452 | Jeon et al. | Aug 2015 | B2 |
9129776 | Finley et al. | Sep 2015 | B2 |
9150960 | Nauman et al. | Oct 2015 | B2 |
9208992 | Brouk et al. | Dec 2015 | B2 |
9210790 | Hoffman et al. | Dec 2015 | B2 |
9224579 | Finley et al. | Dec 2015 | B2 |
9226380 | Finley | Dec 2015 | B2 |
9287086 | Brouk et al. | Mar 2016 | B2 |
9287092 | Brouk et al. | Mar 2016 | B2 |
9287098 | Finley | Mar 2016 | B2 |
9306533 | Mavretic | Apr 2016 | B1 |
9309594 | Hoffman et al. | Apr 2016 | B2 |
9362089 | Brouk et al. | Jun 2016 | B2 |
9435029 | Brouk et al. | Sep 2016 | B2 |
9483066 | Finley | Nov 2016 | B2 |
9490107 | Kim et al. | Nov 2016 | B2 |
9495563 | Ziemba et al. | Nov 2016 | B2 |
9520269 | Finley et al. | Dec 2016 | B2 |
9558917 | Finley et al. | Jan 2017 | B2 |
9583357 | Long et al. | Feb 2017 | B1 |
9601283 | Ziemba et al. | Mar 2017 | B2 |
9601319 | Bravo et al. | Mar 2017 | B1 |
9620340 | Finley | Apr 2017 | B2 |
9620376 | Kamp et al. | Apr 2017 | B2 |
9620987 | Alexander et al. | Apr 2017 | B2 |
9651957 | Finley | May 2017 | B1 |
9655221 | Ziemba et al. | May 2017 | B2 |
9685297 | Carter et al. | Jun 2017 | B2 |
9706630 | Miller et al. | Jul 2017 | B2 |
9728429 | Ricci et al. | Aug 2017 | B2 |
9761459 | Long et al. | Sep 2017 | B2 |
9767988 | Brouk et al. | Sep 2017 | B2 |
9852889 | Kellogg et al. | Dec 2017 | B1 |
9872373 | Shimizu | Jan 2018 | B1 |
9881820 | Wong et al. | Jan 2018 | B2 |
9929004 | Ziemba et al. | Mar 2018 | B2 |
9960763 | Miller et al. | May 2018 | B2 |
10020800 | Prager et al. | Jul 2018 | B2 |
10027314 | Prager et al. | Jul 2018 | B2 |
10102321 | Povolny | Oct 2018 | B2 |
10224822 | Miller et al. | Mar 2019 | B2 |
20020069971 | Kaji et al. | Jun 2002 | A1 |
20030137791 | Arnet et al. | Jul 2003 | A1 |
20040066601 | Larsen | Apr 2004 | A1 |
20050152159 | Isurin et al. | Jul 2005 | A1 |
20060075969 | Fischer | Apr 2006 | A1 |
20060158823 | Mizuno et al. | Jul 2006 | A1 |
20070114981 | Vasquez et al. | May 2007 | A1 |
20070196977 | Wang et al. | Aug 2007 | A1 |
20070285869 | Howald | Dec 2007 | A1 |
20080135401 | Kadlec et al. | Jun 2008 | A1 |
20080252225 | Kurachi et al. | Oct 2008 | A1 |
20080272706 | Kwon et al. | Nov 2008 | A1 |
20080289576 | Lee et al. | Nov 2008 | A1 |
20090016549 | French et al. | Jan 2009 | A1 |
20100072172 | Ui et al. | Mar 2010 | A1 |
20100193491 | Cho et al. | Aug 2010 | A1 |
20100276273 | Heckman et al. | Nov 2010 | A1 |
20110259851 | Brouk et al. | Oct 2011 | A1 |
20110281438 | Lee et al. | Nov 2011 | A1 |
20120000421 | Miller et al. | Jan 2012 | A1 |
20120052599 | Brouk et al. | Mar 2012 | A1 |
20120081350 | Sano et al. | Apr 2012 | A1 |
20120088371 | Ranjan et al. | Apr 2012 | A1 |
20120319584 | Brouk et al. | Dec 2012 | A1 |
20130175575 | Ziemba et al. | Jul 2013 | A1 |
20140062495 | Carter et al. | Mar 2014 | A1 |
20140077611 | Young et al. | Mar 2014 | A1 |
20140154819 | Gaff et al. | Jun 2014 | A1 |
20140262755 | Deshmukh et al. | Sep 2014 | A1 |
20140263182 | Chen | Sep 2014 | A1 |
20140273487 | Deshmukh et al. | Sep 2014 | A1 |
20150043123 | Cox | Feb 2015 | A1 |
20150084509 | Yuzurihara et al. | Mar 2015 | A1 |
20150130525 | Miller et al. | May 2015 | A1 |
20150256086 | Miller et al. | Sep 2015 | A1 |
20150303914 | Ziemba et al. | Oct 2015 | A1 |
20150318846 | Prager et al. | Nov 2015 | A1 |
20150325413 | Kim et al. | Nov 2015 | A1 |
20160020072 | Brouk et al. | Jan 2016 | A1 |
20160056017 | Kim et al. | Feb 2016 | A1 |
20160241234 | Mavretic | Aug 2016 | A1 |
20160314946 | Pelleymounter | Oct 2016 | A1 |
20160322242 | Nguyen et al. | Nov 2016 | A1 |
20160327029 | Ziemba et al. | Nov 2016 | A1 |
20170011887 | Deshmukh et al. | Jan 2017 | A1 |
20170018411 | Sriraman et al. | Jan 2017 | A1 |
20170022604 | Christie et al. | Jan 2017 | A1 |
20170069462 | Kanarik et al. | Mar 2017 | A1 |
20170076962 | Engelhardt | Mar 2017 | A1 |
20170098549 | Agarwal | Apr 2017 | A1 |
20170110335 | Yang et al. | Apr 2017 | A1 |
20170110358 | Sadjadi et al. | Apr 2017 | A1 |
20170113355 | Genetti et al. | Apr 2017 | A1 |
20170115657 | Trussell et al. | Apr 2017 | A1 |
20170117172 | Genetti et al. | Apr 2017 | A1 |
20170154726 | Prager et al. | Jun 2017 | A1 |
20170163254 | Ziemba et al. | Jun 2017 | A1 |
20170169996 | Ui et al. | Jun 2017 | A1 |
20170170449 | Alexander et al. | Jun 2017 | A1 |
20170178917 | Kamp et al. | Jun 2017 | A1 |
20170236688 | Caron et al. | Aug 2017 | A1 |
20170236741 | Angelov et al. | Aug 2017 | A1 |
20170236743 | Severson et al. | Aug 2017 | A1 |
20170243731 | Ziemba et al. | Aug 2017 | A1 |
20170250056 | Boswell et al. | Aug 2017 | A1 |
20170263478 | McChesney et al. | Sep 2017 | A1 |
20170278665 | Carter et al. | Sep 2017 | A1 |
20170311431 | Park | Oct 2017 | A1 |
20170316935 | Tan et al. | Nov 2017 | A1 |
20170330786 | Genetti et al. | Nov 2017 | A1 |
20170334074 | Genetti et al. | Nov 2017 | A1 |
20170358431 | Dorf et al. | Dec 2017 | A1 |
20170366173 | Miller et al. | Dec 2017 | A1 |
20170372912 | Long et al. | Dec 2017 | A1 |
20180019100 | Brouk et al. | Jan 2018 | A1 |
20180102769 | Prager et al. | Apr 2018 | A1 |
20180166249 | Dorf et al. | Jun 2018 | A1 |
20180189524 | Miller et al. | Jul 2018 | A1 |
20180204708 | Tan et al. | Jul 2018 | A1 |
20180205369 | Prager et al. | Jul 2018 | A1 |
20180226225 | Koh et al. | Aug 2018 | A1 |
20180226896 | Miller et al. | Aug 2018 | A1 |
20180253570 | Miller et al. | Sep 2018 | A1 |
20180286636 | Ziemba et al. | Oct 2018 | A1 |
20180294566 | Wang et al. | Oct 2018 | A1 |
20180331655 | Prager et al. | Nov 2018 | A1 |
20190080884 | Ziemba et al. | Mar 2019 | A1 |
20190096633 | Pankratz et al. | Mar 2019 | A1 |
Number | Date | Country |
---|---|---|
2015073921 | May 2016 | WO |
Entry |
---|
Eagle Harbor Technologies presentation by Dr. Kenneth E. Miller—“The EHT Integrated Power Module (IPM): An IGBT-Based, High Current, Ultra-Fast, Modular, Programmable Power Supply Unit,” Jun. 2013, 21 pages. |
Eagle Harbor Technologies presentation by Dr. Kenneth E. Miller—“The IEHT Long Pulse Integrator Program,” ITPA Diagnostic Meeting, General Atomics, Jun. 4-7, 2013, 18 pages. |
Eagle Harbor Technologies webpage—“In Situ Testing of EHT Integrators on a Tokamak,” 2015, 1 page. |
Eagle Harbor Technologies webpage—High Gain and Frequency Ultra-Stable Integrators for Long Pulse and/or High Current Applications, 2018, 1 page. |
Eagle Harbor Technologies webpage—“EHT Integrator Demonstration at DIII-D,” 2015, 1 page. |
Eagle Harbor Technologies webpage—“High Gain and Frequency Ultra-Stable Integrators for ICC and Long Pulse ITER Applications,” 2012, 1 page. |
Eagle Harbor Technologies webpage—“Long-Pulse Integrator Testing with DIII-D Magnetic Diagnostics,” 2016, 1 page. |
Sunstone Circuits—“Eagle Harbor Tech Case Study,” date unknown, 4 pages. |
Wang, S.B., et al.—“Control of ion energy distribution at substrates during plasma processing,” Journal of Applied Physics, vol. 88, No. 2, Jul. 15, 2000, pp. 643-646. |
Number | Date | Country | |
---|---|---|---|
Parent | 15976728 | May 2018 | US |
Child | 16394860 | US |