Claims
- 1. A method of depositing a capacitor dielectric in a DRAM storage capacitor having a textured electrode on a semiconductor substrate comprising the steps of:
- smoothing a surface on a side of the substrate opposite from the textured electrode; and
- depositing the capacitor dielectric on the textured electrode.
- 2. The method of claim 1, wherein smoothing the surface comprises etching the surface.
- 3. The method of claim 1, wherein smoothing the surface comprises polishing the surface.
- 4. The method of claim 1, wherein smoothing the surface comprises depositing an overlayer on the surface.
- 5. The method of claim 4, wherein depositing the overlayer comprises spin coating glass.
- 6. The method of claim 1, wherein the textured electrode comprises textured silicon.
- 7. The method of claim 1, wherein the capacitor dielectric comprises silicon nitride.
- 8. The method of claim 7, wherein depositing the capacitor dielectric comprises a low pressure chemical vapor depositing process.
- 9. The method of claim 7, wherein the silicon nitride film has a thickness less than 10 nm.
- 10. The method of claim 1, further comprising forming a protective layer over the textured electrode prior to smoothing the surface and removing the protective layer prior to depositing the capacitor dielectric.
- 11. A method of forming an integrated capacitor for a memory array on a semiconductor wafer, comprising:
- providing a semiconductor wafer with a conductive layer;
- texturizing the conductive layer to form a textured bottom electrode on a front side of the wafer and a textured backside surface on an opposite side of the wafer;
- polishing the backside surface; and
- depositing a dielectric film on both the polished backside surface and the textured bottom electrode.
- 12. The method of claim 11, wherein polishing the backside surface comprises chemical/mechanical polishing the backside surface.
- 13. A process for forming an integrated capacitor on a semiconductor wafer, comprising:
- forming a textured electrode and a textured bottom surface region on an opposite side of the wafer from the electrode;
- forming a protective coating on the textured electrode;
- smoothing the bottom surface region;
- removing the protective coating from the textured electrode; and
- depositing a capacitor dielectric layer on the textured electrode after smoothing the bottom surface region.
- 14. The process of claim 13, wherein the protective coating comprises a resist coating.
- 15. The process of claim 13, wherein smoothing comprises etching the bottom surface region.
- 16. The process of claim 13, wherein smoothing comprises depositing a planarized overlayer on the bottom surface region.
- 17. The process of claim 13, wherein depositing the capacitor dielectric layer comprises a chemical vapor deposition.
- 18. A method of forming an integrated circuit, comprising:
- providing a semiconductor wafer having a textured electrode surface region and a discontinuous textured second surface region;
- planarizing the second surface region; and
- conformally depositing a dielectric film on both the textured electrode surface region and the planarized second surface region.
- 19. The method of claim 17, wherein the textured electrode is on a front side of the semiconductor wafer, and the second surface region is on a back side of the semiconductor wafer.
Parent Case Info
The present application is a divisional of application Ser. No. 08/547,561, filed Oct. 24, 1995, U.S. Pat. No. 5,801,104.
US Referenced Citations (19)
Non-Patent Literature Citations (2)
Entry |
Watanabe, Title Unknown, J. Appl. Phys. 71 (7), pp. 3538-3543, 1992. |
Wolf, et al. vol. 1, Silicon processing for the ULSI ERA, Lattice Press, 1986, pp. Xxiii-xxiv, 169-170, 179-180. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
547561 |
Oct 1995 |
|