1. Field of the Invention
The present invention relates to a method of fabricating poly-Si thin film and a method of fabricating a transistor using the same, and more particularly, to a method of fabricating a poly-Si thin film having high mobility and a method of fabricating a transistor using the same.
2. Description of the Related Art
Poly-crystalline silicon (poly-Si) is applied to a variety of electronic devices such as flat panel displays and solar cells because it has greater mobility than amorphous silicon (a-Si). Generally, poly-Si electronic devices are formed on a substrate of a heat resistant material, such as glass. A method of fabricating a poly-Si electronic device on a plastic substrate has been recently developed. In order to prevent thermal deformations in the electronic device, it is necessary to use a low temperature layer forming process in which a poly-Si electronic device is formed at a low temperature. Such a low temperature process is required in order to prevent thermal shock to a substrate and to suppress process defects that occur at a high temperature in the fabrication process.
The use of a plastic substrate for a flat panel display has been developed because the plastic substrate is lightweight, flexible and firm.
A poly-Si thin film transistor (TFT) can be formed on a plastic substrate. However, such a poly-Si TFT must be fabricated at a low temperature because a plastic substrate is heat intolerant.
For example, a method of depositing a material at a temperature of about 400° C. cannot be applied to the plastic substrate, which is thermally deformed at a temperature of 200° C. Methods proposed by Y. J Tung et. al and S. D. Theiss et. al cannot obtain a poly-Si thin film having a large grain size when using a process temperature below 200° C. and a silicon dioxide having a flat-band voltage close to 0 V. (Y. J Tung, X. Meng. T. J. King. P. G. Carey, P. M. Smith, S. D. Theiss, R. Weiss, G. A. Davis V. Aebi, Tech, Digest of SID98, pp. 887-890; D. D. Theiss, P. G. Carey, P. M. Smith, P. Wickboldt, T. W. Sigmon, Y. J. Tung, T. J King, IEDM 98, pp. 257-260)
A conventional poly-Si fabricating method uses chemical vapor deposition (CVD) or plasma enhanced CVD (PECVD). In such a deposition method, a-Si is deposited and then a poly-Si is obtained by annealing the a-Si. Thus, such a conventional method is necessarily accompanied with an annealing process in order to obtain the poly-Si.
The present invention provides a method of fabricating a poly-Si thin film and a method of fabricating a TFT using the same, in which a poly-Si having a large grain size can be formed without depending on an annealing.
Also, the present invention provides a method of fabricating a poly-Si thin film with high electron mobility and a method of fabricating a TFT using the same. Further, the present invention provides a method of fabricating at a low temperature a poly-Si TFT having a poly-Si layer having a large grain size and a gate insulating layer having a low flat-band voltage.
According to an aspect of the present invention, a method of fabricating a poly-Si thin film includes a forming of a silicon thin film on a substrate through ICP-CVD using a diluted He. In another aspect of the present invention, there is provided a method of fabricating a TFT, which includes a substrate, a poly-Si active layer formed on the substrate, a gate insulating layer formed on the poly-Si active layer, and a gate formed on the gate insulating layer, wherein the method includes depositing a silicon thin film on the substrate by ICP-CVD using a diluted He.
The diluted He may be an He/SiH4 composition and a ratio of He to SiH4 may be in a range from 6 to 12, preferably 1˜,″ that is, 20:2. A deposition ratio of silicon by the ICP-CVD may be 2.8 A/sec. The poly-Si can be annealed using ELA, thereby increasing Si grain size. The ELA is performed while increasing energy by predetermined steps. In the method of fabricating the TFT, ICP-CVD is used to form the gate insulating layer, and an annealing can be performed on the gate insulating layer. Also, ELA is used to anneal the gate insulating layer.
The above and other features and advantages of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
Hereinafter, a method of fabricating a poly-Si thin film and a method of fabricating a TFT using the same according to the present invention will be described in detail with reference to the accompanying drawings.
High density plasma generated by inductively coupled plasma chemical vapor deposition (ICP-CVD) has a high deposition ratio. ICP-CVD uses remote plasma, which can reduce ion damage in a film-growth zone.
An active layer of a poly-Si TFT is formed by the ICP-CVD. At this time, He/SiH4 gas diluted with He can be used. Also, a substrate temperature of 150° C. and a pressure of 22 mTorr are maintained. A ratio of He to SiH4 is 10, that is, 20:2 [sccm], and a deposition ratio is 2.8 A/sec.
If hydrogen dilution is used when forming the silicon thin film, the concentration of hydrogen in the silicon thin film can reach 10-12%. However, due to high hydrogen concentration, an explosive effusion phenomenon of hydrogen occurs during excimer laser annealing (ELA). Therefore, it is necessary to reduce the hydrogen concentration. Referring to
The present embodiment involves the use of ELA instead of a furnace. The silicon thin film formed using the ICP-CVD is annealed by an XeCl (X=308 nm) excimer laser. In order to prevent an abrupt effusion of hydrogen, excimer laser irradiation increases stepwise from a low energy density (100 mJ/cm2) to a high energy density (200 mJ/cm2). An energy density increment is 10 mJ/cm2 and thus the energy density can increase 10 steps from 100 mJ/cm2.
By increasing the energy density of excimer laser stepwise, dehydrogenation in the silicon thin film is progressed and recrystallization of silicon is progressed at the same time.
The above two processes, that is, the deposition of the silicon thin film using the ICP-CVD and the annealing using the ELA, are associated with methods of fabricating a poly-Si thin film according to an embodiment of the present invention.
Processes described below are performed before the above two processes and are related to a method of fabricating a TFT, which is widely used as a dynamic switching device.
In order to fabricate a TFT that uses the above-described poly-Si as an active layer, an Si02 thin film is formed on the poly-Si as a gate insulating layer by ICP-CVD using He gas, N20 gas and SiH4 gas. At this time, a substrate temperature is maintained at 150° C. and a process pressure is set to 30 mTorr. A contents ratio of He:N20:SIH4 is 100:20:5 [sccm].
Referring to
Through various attempts to effectively anneal the Si02 thin film and prevent thermal deformation of the plastic substrate, a good result has been obtained by annealing the Si02 thin film using ELA. For convenience, the Si02 thin film is deposited on a silicon wafer under the above-described conditions using ICP-CVD, and then the ELA is performed. Consequently, a Si02 thin film having excellent C-V characteristic is obtained, as indicated by
The above three processes are the most important processes in TFT fabrication. The other processes are performed using conventional methods. These methods will now be briefly described.
In the TFT fabrication method according to an embodiment of the present invention, a poly-Si film and a Si02 film are fabricated at a low temperature of 150° C.
Therefore, a TFT having excellent characteristics can be obtained on a heat tolerant substrate, for example a plastic substrate. In other words, the plastic can be used as the TFT substrate.
Referring to
Then, the poly-Si is patterned in the form of the active layer (operation 13). The patterning is performed by dry etching, such as a reactive ion etching (RIE). After the active layer is patterned, a Si02 thin film to be used as a gate insulating layer is formed under the conditions described above in Deposition of Gate Insulating Layer (operation 14). During this process, the ELA is performed on the Si02 thin film (operation 15). In the annealing of the Si02 thin film, the laser is irradiated with an energy density of 120-140 mJ/cm2.
After the Si02 gate insulating layer is formed, a metal film such as an Al film is deposited at a temperature of 120° C. (operation 16) and then patterned to form the gate (electrode) (operation 17).
Then, Si02 is deposited on the resultant structure as an intermetal dielectric at a temperature of 150° C. by ICP-CVD (operation 18). Then, a contact hole is formed and a metallization is performed, thereby forming the poly-Si TFT (operation 19).
Table 1 shows sheet resistances of the doped Si thin films annealed under the different ELA conditions. A first row illustrates a case when 10 shots of the excimer laser at 110 mJ/cm2 were irradiated. In this case, the sheet resistance was 1138 0/sq. A second row illustrates a case when 10 shots of the excimer laser at 120 mJ/cm2 were irradiated. In this case, the sheet resistance was 830 Q/sq. A third row illustrates a case when the energy density is incrementally increased. In this case, the excimer laser is irradiated ten times at an energy density of 110 mJ/cm2, five times at 140 mJ/cm2, and five times at 160 mJ/cm2. The sheet resistance in this case was 224 0/sq.
As shown in Table 2, the maximum mobility of the TFT according to an embodiment of the present invention is 140 cm2Ns, while the conventional mobility is 100 cm2Ns. Also, the subthreshold swing is 0.52 V/dec. It is noted that an annealing or post-annealing is not performed on the TFT according to an embodiment of the present invention. According to the analysis of the effect of the laser device on the gate insulating layer, when an excimer laser irradiates light with an energy density of 120-140 mJ/cm2, preferably 130 mJ/cm2, the electrical characteristics of the TFT are improved, as illustrated in
As described above, the present invention can be used to produce a ploy-Si instead of a-Si by forming a Si thin film at a low temperature of 150° C. using a He/S1H4 gas through ICP-CVD. A grain size of the poly-Si is large by selectively and additionally performing ELA, thereby improving electrical characteristics. For example, mobility of a TFT fabricated according to an embodiment of the present invention can be higher than 100 cm2Ns.
The method of fabricating a poly-Si thin film according to the present invention can be applied to a flat panel display, particularly to an AMLCD, an AMOLED, a solar cell, or a semiconductor memory, which uses a plastic substrate. Such a poly-Si thin film is adapted for use in a TFT, which requires a high mobility and fast response speed and uses a plastic substrate. Such a TFT can be applied to any electronic device, including an AMLCD, an AMOLED, a switching device and an amplifying device.
While the present invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those of ordinary skill in the art that various changes in form and details may be made therein without departing from the spirit and scope of the present invention as defined by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
2003-88423 | Dec 2003 | KR | national |
This is a divisional of and claims priority under 35 U.S.C. § 120 to, U.S. application Ser. No. 11/003,326, filed Dec. 6, 2004 which claims priority under 35 U.S.C. § 119 to Korean Patent Application No. 2003-88423, filed on Dec. 6, 2003, in the Korean Intellectual Property Office, the disclosure of which is incorporated herein in its entirety by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 11003326 | Dec 2004 | US |
Child | 12457586 | US |