Claims
- 1. A method of fabricating a CMOS semiconductor device comprising the steps of:
forming, over a primary surface of a semiconductor substrate, a first well of a first conductivity type and a second well of a second conductivity type; forming a gate insulating film over surfaces of said first well and said second well; forming, over said gate insulating film formed over said surface of said first well, a first gate electrode comprising polycrystalline silicon, and forming, over said gate insulating film formed over said surface of said second well, a second gate electrode comprising polycrystalline silicon; implanting, as a first ion implanting step, into a part of a primary surface of said first well not having said first gate electrode formed thereon, an ion of a second conductivity type impurity; implanting, as a second ion implanting step, into a part of a primary surface of said second well not having said second gate electrode formed thereon, an ion of a first conductivity type impurity; forming, over side walls of said first and second gate electrodes, a side wall spacer; implanting, as a third implanting step, into a part of said primary surface of said first well not having said first gate electrode and said side wall spacer formed thereon, an ion of said second conductivity type impurity, which is opposite to said first conductivity type, to form a source/drain region constituting a PN junction with said first well; implanting, as a fourth ion implanting step, into said primary surface of said first well subjected to said third ion implanting step, an ion of said second conductive type impurity, for forming a silicide layer to a prescribed thickness; implanting, as a fifth ion implanting step, into a part of said primary surface of said second well not having said second gate electrode and said side wall spacer formed thereon, an ion of said first conductivity type impurity, to form a source/drain region constituting a PN junction with said second well; implanting, as a sixth ion implanting step, into said primary surface of said second well subjected to said fifth ion implanting step, an ion of said first conductivity type impurity, for forming a silicide layer to a prescribed thickness; forming, in said first and second wells, a source/drain region by a heat treatment; coating a metallic layer over a surface of said source/drain region in said first and second wells and over a surface of said first and second gate electrodes; and reacting said metallic layer with silicon of said surface of said source/drain region in said first and second wells and said surface of said first and second gate electrodes by a heat treatment, to form a metallic silicide layer.
- 2. A method of fabricating a CMOS semiconductor device according to claim 1, wherein said metallic silicide layer comprises cobalt silicide.
- 3. A method of fabricating a CMOS semiconductor device according to claim 2, wherein said step of coating said metallic layer over said surface of said source/drain region in said first and second wells is conducted by a sputtering method.
- 4. A method of fabricating a CMOS semiconductor device according to claim 1, wherein said step of coating said metallic layer over said surface of said source/drain region in said first and second wells is conducted by a sputtering method.
- 5. A method of fabricating a CMOS semiconductor device according to claim 1, wherein before conducting said third ion implanting step and said fifth ion implanting step, an insulating film is formed over a primary surface of said first well subjected to said first ion implanting step, and over a primary surface of said second well subjected to said second ion implanting step; said third ion implanting step and said fifth ion implanting step are conducted through said insulating film; and said source/drain region is formed by said heat treatment with said insulating film remaining.
- 6. A method of fabricating a CMOS semiconductor device according to claim 1, wherein said semiconductor substrate is an epitaxial wafer comprising a P-type Si substrate having formed over a primary surface thereof a P-type epitaxial layer.
- 7. A method of fabricating a CMOS semiconductor device according to claim 6, wherein said P-type epitaxial layer has a thickness of from 1 to 3 μm.
- 8. A method of fabricating a CMOS semiconductor device comprising the steps of:
forming, over a primary surface of a semiconductor substrate, a first well of a first conductivity type and a second well of a second conductivity type; forming a gate insulating film over surfaces of said first well and said second well; forming, over said gate insulating film formed over said surface of said first well, a first gate electrode, and forming, over said gate insulating film formed over said surface of said second well, a second gate electrode; implanting, as a first ion implanting step, into a part of a primary surface of said first well not having said first gate electrode formed thereon, an ion of a second conductivity type impurity; implanting, as a second ion implanting step, into a part of a primary surface of said second well not having said second gate electrode formed, an ion of a first conductivity type impurity; forming, over side walls of said first and second gate electrodes, a side wall spacer; implanting, as a third ion implanting step, into a part of said primary surface of said first well not having said first gate electrode and said side wall spacer formed thereon, an ion of said second conductivity type impurity, which is opposite to said first conductivity type, to form a source/drain region constituting a PN junction with said first well; implanting, as a fourth ion implanting step, into said primary surface of said first well subjected to said third ion implanting step, an ion of said second conductivity type impurity to an impurity dose amount larger than that in said third ion implanting step; implanting, as a fifth ion implanting step, into a part of said primary surface of said second well not having said second gate electrode and said side wall spacer formed thereon, an ion of said first conductivity type impurity, to form a source/drain region constituting a PN junction with said second well; implanting, as a sixth ion implanting step, into said primary surface of said second well subjected to said fifth ion implanting step, an ion of said first conductivity type impurity to an impurity dose amount larger than that in said fifth implanting step; forming, in said first and second wells, source/drain region by a heat treatment; coating a metallic layer over a surface of said source/drain region in said first and second wells and a surface of said first and second gate electrodes; and reacting said metallic layer with silicon of said surface of said source/drain region in said first and second wells and said surface of said first and second gate electrodes by a heat treatment, to form a metallic silicide layer.
- 9. A method of fabricating a CMOS semiconductor device according to claim 8, wherein said metallic silicide layer comprises cobalt silicide.
- 10. A method of fabricating a CMOS semiconductor device according to claim 9, wherein said step of coating said metallic layer over said surface of said source/drain region in said first and second wells is conducted by a sputtering method.
- 11. A method of fabricating a CMOS semiconductor device according to claim 8, wherein said step of coating said metallic layer over said surface of said source/drain region in said first and second wells is conducted by a sputtering method.
- 12. A method of fabricating a CMOS semiconductor device according to claim 8, wherein before conducting said third ion implanting step and said fifth ion implanting step, an insulating film is formed over a primary surface of said first well subjected to said first ion implanting step, and over a primary surface of said second well subjected to said second ion implanting step; said third ion implanting step and said fifth ion implanting step are conducted through said insulating film; and said source/drain region is formed by said heat treatment with said insulating film remaining.
- 13. A method of fabricating a semiconductor device comprising the steps of:
(a) forming a first gate electrode over a first semiconductor region of a first conductivity type formed in a semiconductor body, and a second gate electrode over a second semiconductor region of a second conductivity type, opposite to said first conductivity type, formed in said semiconductor body; (b) after said step (a), implanting ions in said first semiconductor region to form a third semiconductor region of said second conductivity type in said first semiconductor region; (c) after said step (a), implanting ions in said first region to form a fourth semiconductor region of said second conductivity type in said first semiconductor region; (d) after said step (a), implanting ions in said second semiconductor region to form a fifth semiconductor region of said first conductivity type in said second semiconductor region; (e) after said step (a), implanting ions in said second semiconductor region to form a sixth semiconductor region of said first conductivity type in said second semiconductor region; (f) after said steps (b), (c), (d) and (e), coating a cobalt film over said third semiconductor region and said fifth semiconductor region; and (g) forming cobalt silicide layers in said third semiconductor region and said fifth semiconductor region by reacting said cobalt film with silicon of said third semiconductor region and said fifth semiconductor region, wherein a dose amount in said step (b) is greater than a dose amount in said step (c) such that an impurity concentration of said third semiconductor region is greater than an impurity concentration of said fourth semiconductor region, wherein a junction depth of said fourth semiconductor region is greater than a junction depth of said third semiconductor region, wherein a dose amount in said step (d) is greater than a dose amount in said step (e) such that an impurity concentration of said fifth semiconductor region is greater than an impurity concentration of said sixth semiconductor region, and wherein a junction depth of said sixth semiconductor region is greater than a junction depth of said fifth semiconductor region.
- 14. A method of fabricating a semiconductor device according to claim 13, wherein said dose amount in said steps (b) and (d) is greater than 1×1015/cm2, and
wherein said dose amount in steps (c) and (e) is equal to or less than 3×1014/cm2.
- 15. A semiconductor device according to claim 13, wherein said cobalt-silicide layer has an average thickness t such that a junction depth of said fourth semiconductor region is greater than 4×t.
- 16. A semiconductor device according to claim 13, wherein said cobalt silicide layers have an average thickness t such that an impurity concentration of said third semiconductor region at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1 ×1020/cm3.
- 17. A method of fabricating a semiconductor device according to claim 13, said step (a) comprising sub-steps of:
(h) forming a first gate electrode of a first MISFET and a second gate electrode of a second MISFET; (i) after said step (h), introducing an impurity in said first semiconductor region to form a seventh semiconductor region, of said second conductivity type, in said first semiconductor region; (j) after said step (h), introducing an impurity in said second semiconductor region, to form a eighth semiconductor region, of said first conductivity type in said second semiconductor region; and (k) after said step (h), forming side wall spacers on side surfaces of said first gate electrode and said second gate electrode, wherein said third, fourth, and seventh semiconductor regions serve as a source or drain region of said first MISFET, and wherein said fifth, sixth, and eighth semiconductor regions serve as a source or drain region of said second MISFET.
- 18. A method of fabricating a semiconductor device comprising the steps of:
(a) providing a semiconductor body with a first semiconductor region formed in said semiconductor body, a second semiconductor region formed in said semiconductor body, a first gate electrode and a first side wall spacer formed over a main surface of said first semiconductor region, and a second gate electrode and a second side wall spacer formed over a main surface of said second semiconductor region; (b) after said step (a), introducing an impurity in said first semiconductor region to form a third semiconductor region of said second conductivity type in said first semiconductor region; (c) after said step (a), introducing an impurity in said first semiconductor region to form a fourth semiconductor region of said second conductivity type in said first semiconductor region; (d) after said step (a), introducing an impurity in said second semiconductor region to form a fifth semiconductor region of said first conductivity type in said second semiconductor region; (e) after said step (a), introducing an impurity in said second semiconductor region to form a sixth semiconductor region of said first conductivity type in said second semiconductor region; (f) after said steps (b), (c), (d) and (e), coating a metal film over said third semiconductor region and said fifth semiconductor region; and (g) forming metal silicide layers in said third semiconductor region and said fifth semiconductor region by reacting said metal film with silicon of said third semiconductor region and said fifth semiconductor region, wherein a dose amount in said step (b) is greater than a dose amount in said step (c) such that an impurity concentration of said third semiconductor region is greater than an impurity concentration of said fourth semiconductor region, wherein a junction depth of said fourth semiconductor region is greater than a junction depth of said third semiconductor region, wherein said a dose amount in said step (d) is greater than a dose amount in said step (e) such that an impurity concentration of said fifth semiconductor region is greater than an impurity concentration of said sixth semiconductor region, and wherein a junction depth of said sixth semiconductor region is greater than a junction depth of said fifth semiconductor region.
- 19. A method of fabricating a semiconductor device according to claim 18, wherein the dose amount in said steps (b) and (d) is greater than 1×1015/cm2, and
wherein the dose amount in said steps (c) and (e) is equal to or less than 3×1014/cm2.
- 20. A method of fabricating a semiconductor device according to claim 18, wherein said metal silicide layers are cobalt silicide layers.
- 21. A method of fabricating a semiconductor device according to claim 18, wherein said third and fourth semiconductor regions serve as a source region or drain region of said first MISFET, and
wherein said fifth and sixth semiconductor regions serve as a region source or drain region of said second MISFET.
- 22. A semiconductor device according to claim 18, wherein said metal silicide layer has an average thickness t such that a junction depth of said fourth semiconductor region is greater than 4×t.
- 23. A semiconductor device according to claim 18, wherein said metal silicide layer has an average thickness t such that an impurity concentration of said third semiconductor region at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1 ×1020/cm3.
- 24. A method of fabricating a semiconductor device comprising the steps of:
(a) forming a first gate electrode over a first semiconductor region of a first conductivity type formed in a semiconductor body, and a second gate electrode over a second semiconductor region of a second conductivity type, opposite to said first conductivity type, formed in said semiconductor body; (b) after said step (a), introducing an impurity in said first semiconductor region, to form a third semiconductor region, of said second conductivity type in said first semiconductor region; (c) after said step (a), introducing an impurity in said first semiconductor region, to form a fourth semiconductor region, of said second conductivity type in said first semiconductor region; (d) after said steps (b) and (c), forming a first side wall spacer on a side surface of said first gate electrode and a second side wall spacer on a side surface of said second gate electrode; (e) after said step (d), introducing an impurity in said first semiconductor region to form a fifth semiconductor region of said second conductivity type in said first semiconductor region; (f) after said step (d), introducing an impurity in said first semiconductor region to form a sixth semiconductor region of said second conductivity type in said first semiconductor region; (g) after said step (d), introducing an impurity in said second semiconductor region to form a seventh semiconductor region of said first conductivity type in said second semiconductor region; (h) after said step (d), introducing an impurity in said second semiconductor region to form an eighth semiconductor region of said first conductivity type in said second semiconductor region; (i) after said steps (e), (f), (g) and (h), coating a cobalt film over said fifth semiconductor region and said seventh semiconductor region; and (j) forming cobalt silicide layers in said fifth semiconductor region and said seventh semiconductor region by reacting said cobalt film with silicon of said fifth semiconductor region and said seventh semiconductor region, wherein a dose amount in said step (e) is greater than a dose amount in said step (f) such that an impurity concentration of said fifth semiconductor region is greater than an impurity concentration of said sixth semiconductor region, wherein a junction depth of said sixth semiconductor region is greater than a junction depth of said fifth semiconductor region, wherein said a dose amount in said step (g) is greater than a dose amount in said step (h) such that an impurity concentration of said seventh semiconductor region is greater than an impurity concentration of said eighth semiconductor region, and wherein a junction depth of said eighth semiconductor region is greater than a junction depth of said seventh semiconductor region.
- 25. A method of fabricating a semiconductor device according to claim 24, wherein the dose amount in said steps (e) and (g) is greater than 1×1015/cm2, and
wherein the dose amount in said steps (f) and (h) is equal to or less than 3×1014/cm2.
- 26. A semiconductor device according to claim 24, wherein said cobalt silicide layer has an average thickness t such that a junction depth of said sixth semiconductor region is greater than 4×t.
- 27. A semiconductor device according to claim 24, wherein said cobalt silicide layer has an average thickness t such that an impurity concentration of said fifth semiconductor region at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1 ×1020/cm3.
- 28. A method of fabricating a semiconductor device comprising the steps of:
(a) forming a first gate electrode over a first semiconductor region of a first conductivity type formed in a semiconductor body, and a second gate electrode over a second semiconductor region of a second conductivity type, opposite to said first conductivity type, formed in said semiconductor body; (b) after said step (a), introducing an impurity in said first semiconductor region, to form a third semiconductor region, of said second conductivity type in said first semiconductor region; (c) after said step (a), introducing an impurity in said first semiconductor region, to form a fourth semiconductor region, of said second conductivity type in said first semiconductor region; (d) after said steps (b) and (c), forming a first side wall spacer on a side surface of said first gate electrode and a second side wall spacer on a side surface of said second gate electrode; (e) after said step (d), introducing an impurity in said first semiconductor region to form a fifth semiconductor region of said second conductivity type in said first semiconductor region; (f) after said step (d), introducing an impurity in said first semiconductor region to form a sixth semiconductor region of said second conductivity type in said first semiconductor region; (g) after said step (d), introducing an impurity in said second semiconductor region to form a seventh semiconductor region of said first conductivity type in said second semiconductor region; (h) after said step (d), introducing an impurity in said second semiconductor region to form a eighth semiconductor region of said first conductivity type in said second semiconductor region; (i) after said steps (e), (f), (g) and (h), coating a metal film over said fifth semiconductor region and said seventh semiconductor region; and (j) forming metal silicide layers in said fifth semiconductor region and said seventh semiconduct or region by reacting said metal film with silicon of said fifth semiconductor region and said seventh semiconductor region, wherein a dose amount in said step (e) is greater than a dose amount in said step (f) such that an impurity concentration of said fifth semiconductor region is greater than an impurity concentration of said sixth semiconductor region, wherein a junction depth of said sixth semiconductor region is greater than a junction depth of said fifth semiconductor region, wherein a dose amount in said step (g) is greater than a dose amount in said step (h) such that an impurity concentration of said seventh semiconductor region is greater than an impurity concentration of said eighth semiconductor region, and wherein a junction depth of said eighth semiconductor region is greater than a junction depth of said seventh semiconductor region.
- 29. A method of fabricating a semiconductor device according to claim 28, wherein the dose amount in said steps (e) and (g) is greater than 1×1015/cm2, and
wherein the dose amount in said steps (f) and (h) is equal to or less than 3×1014/cm2.
- 30. A semiconductor device according to claim 28, wherein said metal silicide layer has an average thickness t such that a junction depth of said sixth semiconductor region is greater than 4×t.
- 31. A semiconductor device according to claim 28, wherein said metal silicide layer has an average thickness t such that an impurity concentration of said fifth semiconductor region at a depth deeper than a depth 2×t from the surface thereof is equal to or less than 1 ×1020/cm3.
Parent Case Info
[0001] This application is a Divisional application of application Ser. No. 09/486,899, filed Mar. 3, 2000, which is a national stage application filed under 35 USC 371 of International (PCT) Application No. PCT/JP97/03328, filed Sep. 19, 1997.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09486899 |
Mar 2000 |
US |
Child |
09910794 |
Jul 2001 |
US |