Claims
- 1. A method of fabricating a semiconductor device, comprising steps of:
(a) forming a gate electrode of a MISFET over a main surface of a semiconductor body; (b) after said step (a), introducing an impurity in said semiconductor body to form a first semiconductor region of n-type conductivity serving as a source or drain region of said MISFET; (c) after said step (b), forming a side wall spacer on side surfaces of said gate electrode; (d) after said step (c), introducing arsenic in said first semiconductor region to form a shallow high concentration region of said n-type conductivity; (e) after said step (c), introducing phosphorus in said first semiconductor region to form a deep low concentration region of said n-type conductivity; and (f) after said steps (d) and (e), forming a cobalt-silicide layer in said shallow high concentration region so as to contact said shallow high concentration region, wherein a junction depth of said shallow high concentration region is greater than a junction depth of said deep low concentration region such that said deep low concentration region surrounds said shallow high concentration region, wherein a dose amount of arsenic in said step (d) is greater than a dose amount of phosphorus in said step (e).
- 2. A method of fabricating a semiconductor device according to claim 1, further comprising the step of:
(g) after said step (c), forming an insulating film over said shallow high concentration region, wherein said steps (d) and (e) are conducted through said insulating film.
- 3. A method of fabricating a semiconductor device, comprising steps of:
(a) forming a gate electrode of a MISFET over a main surface of a semiconductor body, (b) after said step (a), introducing an impurity in said semiconductor body to form a first semiconductor region of a first conductivity type serving as a source or drain region of said MISFET; (c) after said step (b), forming a side wall spacer on side surfaces of said gate electrode; (d) after said step (c), introducing a first impurity in said first semiconductor region to form a shallow high concentration region of said first conductivity type; (e) after said step (c), introducing a second impurity in said first semiconductor region to form a deep low concentration region of said first conductivity type; and (f) after said steps (d) and (e), forming a cobalt-silicide layer in said shallow high concentration region so as to contact said shallow high concentration region, wherein a junction depth of said shallow high concentration region is greater than a junction depth of said deep low concentration region such that said deep low concentration region surrounds said shallow high concentration region, wherein a dose amount of said first impurity in said step (d) is greater than a dose amount of said second impurity in said step (e).
- 4. A method of fabricating a semiconductor device according to claim 3, further comprising the step of:
(g) after said step (c), forming an insulating film over said shallow high concentration region, wherein said steps (d) and (e) are conducted through said insulating film.
- 5. A method of fabricating a semiconductor device according to claim 3, wherein said first impurity includes boron, and wherein said second impurity includes boron.
- 6. A method of fabricating a semiconductor device, comprising steps of:
(a) forming a gate electrode of a MISFET over a main surface of a semiconductor body; (b) after said step (a), introducing an impurity in said semiconductor body to form a first semiconductor region of a first conductivity type serving as a source or drain region of said MISFET; (c) after said step (b), forming a side wall spacer on side surfaces of said gate electrode; (d) after said step (c), introducing a first impurity in said first semiconductor region to form a shallow high concentration region of said first conductivity type; (e) after said step (c), introducing a second impurity in said first semiconductor region to form a deep low concentration region of said first conductivity type; and (f) after said steps (d) and (e), forming a cobalt-silicide layer in said shallow high concentration region so as to contact said shallow high concentration region, wherein a junction depth of said shallow high concentration region is greater than a junction depth of said deep low concentration region such that said deep low concentration region surrounds said shallow high concentration region, wherein a dose amount of said second impurity in said step (e) is less than {fraction (1/10)} of a dose amount of said first impurity in said step (d).
- 7. A method of fabricating a semiconductor device according to claim 6, further comprising the step of:
(g) after said step (c), forming an insulating film over said shallow high concentration region, wherein said steps (d) and (e) are conducted through said insulating film.
- 8. A method of fabricating a semiconductor device according to claim 6, wherein said first impurity includes boron, and wherein said second impurity includes boron.
Parent Case Info
[0001] This application is a Divisional application of application Ser. No. 09/486,899, filed Mar. 3, 2000, which is a national stage application filed under 35 USC 371 of International (PCT) Application No. PCT/JP97/03328, filed Sep. 19, 1997.
Divisions (2)
|
Number |
Date |
Country |
Parent |
09910794 |
Jul 2001 |
US |
Child |
10005619 |
Dec 2001 |
US |
Parent |
09486899 |
Mar 2000 |
US |
Child |
09910794 |
Jul 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10005619 |
Dec 2001 |
US |
Child |
10701423 |
Nov 2003 |
US |