Claims
- 1. A method of forming a dual damascene structure on a substrate having a dielectric layer already formed thereon, said method comprising:
depositing a first hard mask layer over the dielectric layer; depositing a second hard mask layer on the first hard mask layer, wherein said second hard mask layer is an amorphous carbon layer; depositing a third hard mask layer on the second hard mask layer, wherein said third hard mask layer is a silicon-containing material; and completing formation of the dual damascene structure by etching a metal wiring pattern and a via pattern in said dielectric layer and filling said etched metal wiring pattern and via pattern with a conductive material.
- 2. The method of claim 1 wherein said amorphous carbon layer has a carbon content of between 40-90 atomic percent.
- 3. The method of claim 3 wherein said amorphous carbon layer has a hydrogen content of between 10-50 atomic percent.
- 4. The method of claim 4 wherein said amorphous carbon layer has a nitrogen content of between 0-10 atomic percent.
- 5. The method of claim 1 wherein said dielectric layer comprises a via dielectric layer and a trench dielectric layer formed over said via dielectric layer.
- 6. The method of claim 2 wherein said dielectric layer further comprises a barrier layer formed under said via dielectric layer.
- 7. The method of claim 3 wherein said dielectric layer further comprises an etch stop layer formed between said via dielectric layer and said trench dielectric layer.
- 8. The method of claim 1 wherein said third hard mask layer is selected from the group consisting of silicon dioxide, silicon nitride and silicon oxynitride.
- 9. The method of claim 1 wherein said first hard mask layer is a carbon-doped silica layer.
- 10. A method of forming a dual damascene structure on a substrate having a dielectric layer already formed thereon, said method comprising:
depositing a first hard mask layer over the dielectric layer; depositing a second hard mask layer on the first hard mask layer, wherein said second hard mask layer exhibits a high etch selectivity with respect to said dielectric layer; depositing a third hard mask layer on the second hard mask layer; and completing formation of the dual damascene structure including etching a metal wiring pattern and a via pattern in said dielectric layer and depositing a conductive material in said etched metal wiring pattern and via pattern.
- 11. The method of claim 6 wherein said completing step further comprises, after depositing said conductive material, polishing said conductive material using a chemical mechanical polishing step, wherein said first hard mask layer is resistant to said chemical mechanical polishing step.
- 12. The method of claim 11 wherein said dielectric layer comprises a via dielectric layer and a trench dielectric layer formed over said via dielectric layer.
- 13. The method of claim 12 wherein said dielectric layer further comprises a barrier layer formed under said via dielectric layer.
- 14. The method of claim 13 wherein said dielectric layer further comprises an etch stop layer formed between said via dielectric layer and said trench dielectric layer.
- 15. The method of claim 13 wherein said second hard mask layer is an amorphous carbon film.
- 16. The method of claim 15 wherein said third hard mask layer is selected from the group consisting of silicon dioxide, silicon nitride and silicon oxynitride.
- 17. The method of claim 16 wherein said first hard mask layer is a carbon-doped silica layer.
- 18. The method of claim 12 wherein the via dielectric is a carbon-doped silica film and the trench dielectric is a porous oxide.
- 19. The method of claim 18 wherein the trench dielectric is a mesoporous silica film.
- 20. A method of forming a dual damascene structure, said method comprising:
providing a substrate having a first interconnect layer formed thereon, said first interconnect layer including a dielectric material formed between a plurality of conductive lines; forming a barrier dielectric layer over said first interconnect layer; forming a via dielectric layer over said barrier dielectric layer; forming a porous low dielectric constant layer over said via dielectric layer; depositing a first hard mask layer over said porous low dielectric constant layer, wherein said first hard mask is a silicon-containing material; depositing a second hard mask layer over said first hard mask layer, wherein said second hard mask layer exhibits a high etch selectivity to said via dielectric layer and said porous low k dielectric layer; depositing a third hard mask layer over said second hard mask layer, wherein said third hard mask layer is a silicon-containing material; forming a bottom antireflective coating over said third hard mask; forming a photoresist layer over said third hard mask layer; patterning said photoresist layer in accordance with a metal wiring pattern to expose selected portions of said organic antireflective coating; etching said organic antireflective layer and said third hard mask layer to transfer said metal wiring pattern from said photoresist layer to said organic antireflective coating and said third hard mask layer; etching said second hard mask layer to transfer said metal wiring pattern to said second hard mask layer and removing said photoresist and bottom antireflective layer; forming a second organic antireflective coating over said patterned second hard mask layer; forming a second photoresist layer over said second organic antireflective coating; patterning said second photoresist layer in accordance with a via pattern to expose selected portions of said second bottom antireflective coating; etching a via hole through said second organic antireflective coating, said third, second and first hard mask layer and at least into said porous low dielectric constant layer; removing said second photoresist layer and said second organic antireflective coating; etching said metal wiring pattern into said porous low dielectric constant layer and transfer said via pattern into said via dielectric layer; etching through said barrier dielectric layer in said via to expose portions of said first interconnect layer; and filling said etched via and metal wiring pattern with a conductive material.
- 21. The method of claim 20 further comprising filling said etched via and metal wiring pattern with a conductive material.
- 22. The method of claim 21 wherein said conductive material comprises copper.
- 23. The method of claim 20 wherein said via dielectric layer comprises porous dielectric material.
- 24. The method of claim 20 wherein said porous dielectric material comprises a mesoporous silica film.
- 25. The method of claim 20 wherein said via dielectric layer comprises a carbon-doped silica film.
- 26. The method of claim 20 wherein said via dielectric and said porous low k layers both comprise mesoporous silica films, wherein a first dielectric constant of said via dielectric layer is higher than a dielectric constant of said porous low k dielectric layer.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] This application claims the benefit of U.S. Provisional Application No. 60/343,803, filed Dec. 26, 2001, which is incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60343803 |
Dec 2001 |
US |