Claims
- 1. A semiconductor device comprising:
- a semiconductor layer;
- a trench region formed in a surface of said semiconductor layer;
- an insulating layer formed on said surface of said semiconductor layer;
- a substantially planar borophosphosilicate glass (BPSG) layer formed over said insulating layer, said BPSG layer having a first material region formed within said BPSG layer, said first material region creating an internal stress within said in said BPSG layer to substantially planarize said BPSG layer.
- 2. The device of claim 1 wherein said semiconductor layer comprises a silicon layer.
- 3. The device of claim 2 wherein said insulating layer comprises a nitride layer.
- 4. The device of claim 1 wherein said first material region comprises a silicon dioxide region.
- 5. The device of claim 1 wherein said first material region is disposed in said trench.
- 6. A semiconductor device comprising:
- a semiconductor layer;
- at least two stacked layers formed on a surface of said semiconductor layer, said stacked layers separated by a low region;
- an insulating layer formed on said surface of said semiconductor layer;
- a substantially planar borophosphosilicate glass (BPSG) layer formed over said insulating layer, said BPSG layer having a first material region formed within said BPSG layer, said first material region creating an internal stress within said in said BPSG layer to substantially planarize said BPSG layer.
- 7. The device of claim 6 wherein said semiconductor layer comprises a silicon layer.
- 8. The device of claim 7 wherein said insulating layer comprises a nitride layer.
- 9. The device of claim 6 wherein said first material region comprises a silicon dioxide region.
- 10. A semiconductor device comprising:
- a semiconductor workpiece including at least two elevated regions separated by at least one low region disposed on a surface thereof;
- an insulating layer formed on the surface of said workpiece;
- a substantially planar borophosphosilicate glass (BPSG) layer formed over said insulating layer, said BPSG layer having a first material region formed within said BPSG layer, said first material creating an internal stress within said in said BPSG layer to substantially planarize said BPSG layer.
- 11. The device of claim 10 wherein said elevated regions comprise stack structures.
- 12. The device of claim 10 wherein said low region comprises a trench.
- 13. The device of claim 10 wherein said first material comprises silicon dioxide.
- 14. The device of claim 10 wherein said insulating layer comprises a nitride layer.
Parent Case Info
This application is a continuation of application Ser. No. 07/735,504, filed Jul. 25, 1991 abandoned.
US Referenced Citations (4)
Non-Patent Literature Citations (2)
Entry |
B. E. Deal, "Historical Perspectives of Silicon Oxidation" in The Physics and Chemistry of SiO.sub.2 and the Si-SiO.sub.2 Interface, Edited by C. Robert Helms and B. E. Deal, pp. 5-15 (1988). |
Sze, S. M., Semiconductor Devices Physics and Technology, 1985, pp. 341-354. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
735504 |
Jul 1991 |
|