Claims
- 1. In a process for forming a semiconductor device having a pair of active regions of a first conductivity type formed within a body of semiconductor material of a second conductivity type at the surface of the body, the body of semiconductor material having a channel region of the second conductivity type formed therein at the surface thereof and separating the active regions, the device having a gate member aligned with the channel region and separated from the semiconductor body by a layer of insulating material and contact means in ohmic contact with each of the active regions and the gate member respectively, an improved process for forming the gate member comprising the steps of:
- heating the body to a temperature ranging between about 650.degree. C. and 700.degree. C.; and
- flowing SiH.sub.4 and N.sub.2 O across the semiconductor body while maintaining a given ratio of N.sub.2 O to SiH.sub.4.
- 2. The process of claim 1, comprising the step of:
- maintaining the volumetric ratio of N.sub.2 O-to-SiH.sub.4 in the range from about 0.05 to about 0.20.
- 3. The process of claim 2, comprising the step of:
- forming the body of semiconductor material as an island of silicon on an insulative substrate.
- 4. The process of claim 3, comprising the step of:
- selecting the insulative substrate from the group consisting of sapphire, spinel and monocrystalline beryllium oxide.
- 5. The process of claim 2, comprising the step of:
- conductively doping the gate member in situ as the gate member is being formed.
- 6. The process of claim 2, comprising the step of:
- conductively doping the gate member after it is formed.
- 7. The process of claim 1 comprising the further step of:
- forming the body of semiconductor material as an island of silicon on an insulative substrate.
- 8. The process of claim 7, wherein:
- the insulative substrate is selected from the group consisting of sapphire, spinel and monocrystalline beryllium oxide.
- 9. The process of claim 8, wherein:
- the body of semiconductor material is bulk silicon.
Parent Case Info
This is a division of application Ser. No. 164,345, filed June30, 1980, now U.S. Pat. No. 4,380,773.
US Referenced Citations (10)
Non-Patent Literature Citations (2)
Entry |
Yamaguchi et al., "An Advanced MOS-IC Process Technoloy Using Local Oxidation of Oxygen-Doped Polysilicon Films", IEEE J. of Solid State Circuits, vol. SC-13, No. 4, Aug. 1978. |
"Graded or Stepped Energy Band-Gap-Insulator MIS Structures (GI-MIS Structures (GI-MIS or SI-MIS)", D. J. DiMaria, Journal of Applied Physics, vol. 50, No. 9, Sep. 1979. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
164345 |
Jun 1980 |
|