Claims
- 1. A method for fabricating a plurality of high voltage electrical device, the method comprising:growing a high resistivity monocryatalline ingot from a semiconductor material having a substrate conductive type; slicing at least one wafer having a desired thickness from the ingot, the wafer providing a substrate including first and second spaced and generally parallel surfaces; epitaxially depositing a highly doped, low resistivity, base layer contiguous with the first surface of the substrate, and the base layer having a base layer conductive type wherein the base layer is deposited at a deposition rate ranging from approximately 2 microns/minute to approximately 3 microns/minute; forming a low resistivity top layer contiguous with the second surface of the substrate, and the top layer having a top layer conductive type; and dividing the wafer to form separate electrical devices.
- 2. The method according to claim 1 wherein dividing the wafer comprises etching the wafer to form a grid of moats and separating the electrical devices along the moats, and forming the top layer comprises diffusing a dopant into the second surface.
- 3. The method according to claim 1 further comprising grinding the substrate to a desired substrate thickness after the base layer is formed, thereby forming a high resistivity substrate layer.
- 4. The method according to claim 1 further comprising doping the base layer with a stress control dopant, and adjusting the concentration of the stress control dopant so that the wafer is substantially flat.
Parent Case Info
This application is a Div of Ser. No. 09/506,420 ABN Feb. 17, 2000.
US Referenced Citations (24)
Foreign Referenced Citations (1)
Number |
Date |
Country |
57017167 |
Jan 1982 |
JP |