Claims
- 1. A method of manufacturing a semiconductor device, comprising the following steps:a metal layer (11) is provided on a substrate (1) a layer (2, 4) comprising at least an organic material is provided on the metal layer (11), a passage (6, 8) is formed in the layer (2, 4) of organic material, an oxide liner (12) is deposited by means of a CVD process on the organic material which forms the walls (7, 9) of the passage (6, 8), which walls are transverse to the layer (2, 4), and the passage (6, 8) in the organic material (2,4) is filled with a metal (14), characterized in that the oxide liner (12) is provided by means of low-temperature CVD, and in that a metal liner (13) comprising Ti or Ta is provided on the oxide liner (12) after the provision of this oxide liner (12).
- 2. A method as claimed in claim 1, characterized in that a substrate (1) is used which comprises silicon.
- 3. A method as claimed in claim 1 or 2, characterized in that the low-temperature CVD is carried out with bi-tert-butylaminosilane or dimethylchlorosilane.
- 4. A method as claimed in claim 1 or 2 wherein the metal liner (13) comprising Ti or Ta is also provided on those surfaces (10, 15) lying within the passage (6, 8) which are substantially parallel to the layer (2, 4).
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 00201006 |
Mar 2000 |
EP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This is a divisional of application Ser. No. 09/811,638 filed Mar. 19, 2001 now U.S. Pat. No. 6,613,668.
US Referenced Citations (5)
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 102846000 |
Oct 1993 |
JP |