Claims
- 1. A method of manufacturing an integrated circuit comprising:providing a semiconductor substrate having a semiconductor device provided thereon; forming a dielectric layer of non-barrier dielectric material capable of being reduced into a barrier dielectric material, the dielectric layer formed over the semiconductor substrate; forming an opening in the non-barrier dielectric layer; reducing the dielectric layer to change the non-barrier dielectric material around the opening to form a barrier dielectric material around the opening; and depositing a conductor core over the dielectric layer to fill the opening and connect to the semiconductor device.
- 2. The method of manufacturing an integrated circuit as claimed in claim 1 wherein forming the dielectric layer uses SiCOH as the non-barrier dielectric material.
- 3. The method of manufacturing an integrated circuit as claimed in claim 1 wherein forming the dielectric layer uses SiCOH as the non-barrier dielectric material and changing the dielectric layer changes the SiCOH to SiC(H) as the barrier dielectric material.
- 4. The method of manufacturing an integrated circuit as claimed in claim 1 including depositing a change assisting material on the dielectric layer before depositing the conductor core.
- 5. The method of manufacturing an integrated circuit as claimed in claim 1 wherein depositing the conductor core deposits a material from a group consisting of copper, aluminum, gold, silver, a compound thereof, and a combination thereof.
- 6. A method of manufacturing an integrated circuit comprising:providing a semiconductor substrate having a semiconductor device provided thereon; forming a dielectric layer of non-barrier dielectric material capable of being reduced into a barrier dielectric material, the dielectric layer formed over the semiconductor substrate; forming an opening in the non-barrier dielectric layer; reducing the dielectric layer to change the non-barrier dielectric material around the opening to form a barrier dielectric material around the opening; depositing a seed layer over the dielectric layer to line the opening; depositing a conductor core over the seed layer to fill the opening and connect to the semiconductor device; and planarizing the conductor core and the seed layer to form a channel.
- 7. The method of manufacturing an integrated circuit as claimed in claim 6 wherein forming the dielectric layer uses SiCOH as the non-barrier dielectric material.
- 8. The method of manufacturing an integrated circuit as claimed in claim 6 wherein forming the dielectric layer uses SiCOH as the non-barrier dielectric material and reducing the dielectric layer uses thermal treatment to reduce the SiCOH to SiC(H) as the barrier dielectric material.
- 9. The method of manufacturing an integrated circuit as claimed in claim 6 including depositing an atomic layer of oxygen-gettering material on the dielectric layer before depositing the seed layer.
- 10. The method of manufacturing an integrated circuit as claimed in claim 6 wherein depositing the seed layer and the conductor core deposits a material from a group consisting of copper, aluminum, gold, silver, a compound thereof, and a combination thereof.
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of application Ser. No. 09/874,175 filed Jun. 4, 2001, now U.S. Pat. No. 6,469,385.
US Referenced Citations (6)
Non-Patent Literature Citations (1)
Entry |
K. Mikagi et al., “Barrier Metal Free Copper Damascene Interconnection Technology Using Atmospheric Copper Reflow and Nitrogen Doping in SiOF Film,” IEEE 1996 International Electron Devices Meeting, San Francisco, CA, Dec. 1996, pp. 365-368. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09/874175 |
Jun 2001 |
US |
Child |
10/226520 |
|
US |