The present disclosure relates to a method of manufacturing a circuit board.
The fine bump pitch of the circuit board is one of the focuses of current application research and development. However, since the accuracy of the alignment of the exposure cannot be reduced, the use of a solder plated over pad (SPOP) method to form metal bumps over a circuit board or a substrate has been a technical bottleneck. Therefore, there is a need for a novel fabrication method to significantly reduce the fine bump pitch.
An aspect of the present disclosure provides a method of manufacturing a circuit board, which includes operations below: providing a substrate, the substrate including a bottom layer and a resin layer over the bottom layer, the resin layer including a first surface and a second surface opposite to the first surface, the first surface in contact with the bottom layer; forming a plurality of vias through the resin layer; depositing a first metal layer in the vias, the first metal layer in contact with the bottom layer and filling a portion of each of the vias; depositing a second metal layer over the first metal layer, the second metal layer disposed in the vias; forming a patterned metal layer over the second metal layer, in which the patterned metal layer extends from each of the vias to a position over the second surface; separating the bottom layer and the resin layer; and removing a portion of the resin layer from the first surface, so that the first metal layer protrudes from the resin layer.
According to one or more embodiments of the present disclosure, the bottom layer includes a core layer, a first copper layer, a second copper layer and a release layer, in which the first copper layer is over the core layer, and the release layer is over the first copper layer, and the second copper layer is over the release layer, and the resin layer is over the second copper layer.
According to one or more embodiments of the present disclosure, the operation of separating the bottom layer and the resin layer includes separating the first copper layer and the second copper layer by the release layer.
According to one or more embodiments of the present disclosure, the second copper layer is etched after separating the first copper layer and the second copper layer by the release layer.
According to one or more embodiments of the present disclosure, an aperture size of each of the vias adjacent to the first surface is smaller than an aperture size of each of the vias adjacent to the second surface.
According to one or more embodiments of the present disclosure, forming the vias is conducted by laser drilling or exposure development.
According to one or more embodiments of the present disclosure, the operation of etching the resin layer includes forming a void between the resin layer and the first metal layer.
According to one or more embodiments of the present disclosure, the method further includes reflowing the first metal layer after etching the resin layer.
Another aspect of the present disclosure provides a circuit board, which includes a resin layer, a first metal layer, a second metal layer and a patterned metal layer. The resin layer includes a first surface and a second surface, in which the resin layer includes a plurality of vias through the resin layer. The first metal layer is disposed in each of the vias, in which the first metal layer protrudes from the first surface of the resin layer, and a void exists between the first metal layer and the resin layer. The second metal layer is disposed in each of the vias, in which the first metal layer is disposed at one side of the second metal layer. The patterned metal layer is disposed in each of the vias and at another side of the second metal layer opposite to the side, and the patterned metal layer covers a portion of the second surface of the resin layer.
According to one or more embodiments of the present disclosure, a material of the first metal layer is different from a material of the second metal layer.
According to one or more embodiments of the present disclosure, an aperture size of each of the vias adjacent to the first surface is smaller than an aperture size of each of the vias adjacent to the second surface.
The disclosure will be better understood from the following detailed description when read in the claims. It should be emphasized that, depending over the standard practice in the industry, the features are not drawn to scale and are for illustrative purposes only. In fact, the size of the feature can be arbitrarily increased or decreased for the purpose of clarity.
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, dimensions of the elements are not limited by the scope or value of the disclosure, but may depend over process conditions and/or characteristics of the elements. In addition, the formation of a first feature over or over a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. For simplicity and clarity, different features may be arbitrarily drawn to different sizes.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
The present disclosure provides a method of manufacturing a circuit board, which is capable of fabricating a circuit board with a narrow bump pitch, and the circuit board can be applied to a more advanced packaging processes.
In some embodiments, the bottom layer 130 includes a core layer 131, a first copper layer 132, a second copper layer 134, and a release layer 133. The first copper layer 132 is disposed over the core layer 131, and the release layer 133 is disposed over the first copper layer 132, and the second copper layer 134 is disposed over the release layer 133, and the resin layer 120 is disposed over the second copper layer 134. In other words, the release layer 133 is located between the first copper layer 132 and the second copper layer 134. The second copper layer 134 is in contact with the first surface 121 of the resin layer 120.
Next, as shown in
Next, as shown in
Subsequently, as shown in
Next, a patterned metal layer is formed over the second metal layer 150.
Referring to
As shown in
Next, as shown in
Subsequently, as shown in
As shown in
After the patterned metal layer 180 is formed, a build-up process may be performed. As shown in
As shown in
Next, as shown in
Referring to
Referring to
The method of manufacturing the circuit board provided by the present disclosure can manufacture the circuit board with a small bump pitch. Since the operations of forming the vias, the first metal layer and the second metal layer do not include exposure development, it is not necessary to reserve the margin of the exposure alignment, so that the density of the elements can be greatly increased. In some embodiments, the pitch of the first metal layer can be reduced to 40 μm.
The present disclosure has described certain embodiments in detail, but other embodiments are also possible. Therefore, the spirit and scope of the appended claims should not be limited to the embodiments described herein.
Although the disclosure has been disclosed in the above embodiments, it is not intended to limit the disclosure, and it may be altered or modified without departing from the spirit and scope of the disclosure. The scope of protection shall be subject to the definition of the scope of the patent application attached.
Number | Date | Country | Kind |
---|---|---|---|
107138236 | Oct 2018 | TW | national |
This application is a divisional application of U.S. application Ser. No. 16/218,508, filed Dec. 13, 2018, which claims priority to Taiwan Application Serial Number 107138236, filed Oct. 29, 2018, all of which are herein incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
6809415 | Tsukada et al. | Oct 2004 | B2 |
7093356 | Imafuji et al. | Aug 2006 | B2 |
9951434 | Furutani | Apr 2018 | B2 |
20100155116 | Kawai et al. | Jun 2010 | A1 |
20100295191 | Kikuchi et al. | Nov 2010 | A1 |
20110042128 | Hsu | Feb 2011 | A1 |
20120124830 | Cheng et al. | May 2012 | A1 |
20130074332 | Suzuki | Mar 2013 | A1 |
20130140692 | Kaneko et al. | Jun 2013 | A1 |
20140262447 | Katsuda | Sep 2014 | A1 |
20150340309 | Furutani | Nov 2015 | A1 |
20170186677 | Imafuji et al. | Jun 2017 | A1 |
Number | Date | Country |
---|---|---|
1491076 | Apr 2004 | CN |
103857204 | Jun 2014 | CN |
103904050 | Jul 2014 | CN |
108257875 | Jul 2018 | CN |
H08124965 | May 1996 | JP |
3811680 | Aug 2006 | JP |
4056668 | Mar 2008 | JP |
4332162 | Jun 2009 | JP |
I333687 | Nov 2010 | TW |
I393233 | Apr 2013 | TW |
Number | Date | Country | |
---|---|---|---|
20200178400 A1 | Jun 2020 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 16218508 | Dec 2018 | US |
Child | 16784219 | US |