The disclosure relates to semiconductor integrated circuits, more particularly to semiconductor devices including non-volatile memory cells and peripheral circuits, and manufacturing processes thereof.
As the semiconductor industry has progressed into nanometer technology process nodes in pursuit of higher device density, higher performance, and lower costs, there have been challenges in reducing contact resistance and suppressing an increase of the number of lithography operations.
The present disclosure is best understood from the following detailed description when read with the accompanying figures. It is emphasized that, in accordance with the standard practice in the industry, various features are not drawn to scale and are used for illustration purposes only. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
7B and 7C show exemplary cross sectional views illustrating a sequential process for manufacturing a semiconductor device including non-volatile memory cells and peripheral logic circuits according to one embodiment of the present disclosure.
It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific embodiments or examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, dimensions of elements are not limited to the disclosed range or values, but may depend upon process conditions and/or desired properties of the device. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for simplicity and clarity.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. In addition, the term “made of” may mean either “comprising” or “consisting of.”
In the present embodiment, a semiconductor device includes non-volatile memory (NVM) cells and peripheral circuits such as logic circuits. The peripheral circuits may also include static random access memories (SRAMs). The NVM cells generally require a stacked structure in which plural layers, such as polysilicon layers, are stacked, while the peripheral logic circuits generally include field effect transistors (FETs) having a single polysilicon layer. Because of the structure differences, when, for example, an interlayer dielectric (ILD) layer is formed over the NVM cells and the peripheral logic circuits, there is a height difference in the ILD layer between an NVM cell area and a peripheral logic circuit area. Such a height difference may affect the performance of chemical mechanical polishing (CMP) on the ILD layer.
In the present disclosure, before fabricating the NVM cells and the peripheral logic circuits, a substrate in the NVM cell area is etched to make a “step” between the NVM cell area and the peripheral logic circuit area. The step height corresponds to the height difference when the ILD layer is formed if the step is otherwise not formed. Further, it is also noted that placement of devices should be avoided near the step.
As shown in
In one embodiment, the substrate 10 is, for example, a p-type silicon substrate with an impurity concentration in a range from about 1×1015 cm−3 to about 1×1018 cm−3. In other embodiments, the substrate is an n-type silicon substrate with an impurity concentration in a range from about 1×1015 cm−3 to about 1×1018 cm−3. Alternatively, the substrate may comprise another elementary semiconductor, such as germanium; a compound semiconductor including Group IV-IV compound semiconductors such as SiC and SiGe, Group III-V compound semiconductors such as GaAs, GaP, GaN, InP, InAs, InSb, GaAsP, AlGaN, AlInAs, AlGaAs, GaInAs, GaInP, and/or GaInAsP; or combinations thereof. In one embodiment, the substrate is a silicon layer of an SOI (silicon-on-insulator) substrate. In some embodiments, the pad oxide layer 12 is thermally grown silicon oxide, and the nitride layer 13 is silicon nitride. The silicon oxide and the silicon nitride can be formed by using a furnace or chemical vapor deposition (CVD). Materials for the mask layer are not limited to silicon oxide and silicon nitride, and any other suitable material for a mask layer may be used. The thickness of the pad oxide layer 12 is in a range from about 3 nm to about 50 nm and the thickness of the nitride layer 13 is in a range from about 30 nm to about 200 nm in some embodiments.
After the mask layer is patterned, the NVM cell area MC is oxidized by using wet oxidation, thereby forming an oxide layer, and then the oxide layer is removed by using wet etching, thereby forming a step between the NVM cell area MC and the peripheral logic circuit area LG. Then, the nitride layer 13 and pad oxide layer 12 are removed, as shown in
In certain embodiments, by using the pad oxide layer 12 and the nitride layer 13 as an etching mask, the substrate 10 in the NVM cell area MC is etched to form the step.
After the step is formed, isolation insulating layers 20, which are also called shallow trench isolation (STI), are formed, as shown in
The trenches are filled with an insulating (dielectric) material such as silicon oxide, and then, a planarization operation, such as CMP or an etch-back process, is performed so as to remove an upper part of the insulating material layer, thereby forming the isolation layers 20. The substrate not etched, and surrounded or separated by shallow trench isolation (STI) made of insulating material, such as silicon oxide, in plan view is an active region, over which transistors or other semiconductor devices are formed. As shown in
Further, the mask layer including a silicon oxide layer 14 and a silicon nitride layer 15 in the NVM cell area MC is removed, while the logic circuit area LG is covered by a protective layer 16 made of silicon nitride, as shown in
Subsequently, as shown in
The first polysilicon layer 30 can be formed by CVD. The thickness of the first polysilicon layer 30 as deposited is in a range from about 10 nm to about 300 nm in some embodiments. Then, the thickness of the first polysilicon layer 30 is reduced by a planarization operation, such as a chemical mechanical polishing method or an etch-back method. After the planarization operation, the thickness of the first polysilicon layer 30 is in a range from about 10 nm to about 200 nm in some embodiments. The first polysilicon layer 30 is appropriately doped with impurities and is utilized for floating gates of NVM cells. The polysilicon layer 30 may be replaced with an amorphous silicon layer.
After the first polysilicon layer 30 is formed in the NVM cell area MC, a second dielectric layer 35 is formed, as shown in
After the second dielectric layer 35 is formed, a second polysilicon layer 40 is formed over the NVM cell area MC and the logic circuit area LG. The second polysilicon layer 40 can be formed by CVD, and the thickness of the second polysilicon layer 40 is in a range from about 10 nm to about 100 nm, in some embodiments.
Further, as shown in
By using a patterning operation including lithography and etching, the hard mask layer 42 is patterned, and by using the patterned hard mask layer as an etching mask, the second polysilicon layer 40 is patterned as shown in
In the NVM cell area MC, the etching of the second polysilicon layer 40 substantially stops at the second dielectric layer 35. By this etching operation, dummy control gates DCG formed by the second polysilicon layer 40 are formed in the NVM cell area MC.
In this disclosure, “dummy” generally means a layer that is subsequently removed or replaced with another material, or a layer which does not function as a part of an active circuit. However, even if not mentioned as dummy, some layers may be subsequently replaced with another layer/material.
After the patterning operation of the second polysilicon layer 40, first sidewall spacers 45 are formed on both sides of the patterned second polysilicon layers both in the NVM cell area MC and in the logic circuit area LG, as shown in
The first sidewall spacers 45 are made of silicon oxide in some embodiments. A blanket layer of silicon oxide is formed, for example by CVD, over the entire substrate and then anisotropic etching is performed, thereby forming the first sidewall spacers 45. The thickness of the first sidewall spacers 45 is in a range from about 1 nm to about 20 nm in some embodiments.
The first sidewall spacers 45 include an ONO film having a silicon nitride layer 45-2 sandwiched by two silicon oxide layers 45-1 and 45-3, as shown in
After the first sidewall spacers 45 are formed, the second dielectric layer 35 and the first polysilicon layer 30 are patterned by using dry etching operations, as shown in
Further, as shown in
Then, as shown in
By using patterning operations, in the NVM cell area MC, an erase gate DEG is formed between the stacked structure and select gates SG (word lines) are formed at sides of the stacked structure at which the erase gate is not formed, thereby forming a memory cell structure, as shown in
Subsequently, the memory cell structure is covered by a silicon oxide or nitride layer 54 and a protective layer 56, as shown in
Then, the stacked layers in the logic circuit area LG are removed, as shown in
After the NVM cell area MC is covered, a gate dielectric layer 63 is formed over the NVM cell area MC and the logic circuit area LG, as shown in
The gate dielectric layer 63 includes one or more layers of a high-k dielectric material having a dielectric constant higher than silicon nitride. Typically, the dielectric constant of the high-k dielectric material is 10 or more. In some embodiments, the gate dielectric layer 63 includes one or more oxides of Hf, Y, Ta, Ti, Al and Zr, or any other suitable dielectric material. In certain embodiments, HfO2 is used. In some embodiments, an interfacial layer 61 made of silicon oxide is formed before forming the high-k gate dielectric layer 63.
The gate dielectric layer 63 can be formed by CVD. The thickness of the gate dielectric layer 63 is in a range from about 1 nm to about 50 nm in some embodiments.
Further, as shown in
By using patterning operations including lithography and etching, the hard mask layer 62 is patterned, and by using the patterned hard mask layer as an etching mask, the fourth polysilicon layer 60 is patterned as shown in
After the patterning operation of the fourth polysilicon layer 60, third sidewall spacers 68 are formed on both opposing sides of the patterned fourth polysilicon layers in the logic circuit area LG, as shown in
The third sidewall spacers 68 are made of silicon oxide or SiN in some embodiments. A blanket layer of silicon oxide is formed, for example by CVD, over the entire substrate and then anisotropic etching is performed, thereby forming the third sidewall spacers 68. The thickness of the third sidewall spacers 68 is in a range from about 1 nm to about 20 nm in some embodiments.
After the dummy gates with the third sidewall spacers are formed, the cover layer 56 and the silicon oxide or nitride layer 54 are removed in the NVM cell area MC, as shown in
Then, as shown in
Further, a silicon nitride cover layer 70 is formed over the NVM cell area MC and the logic circuit area LG, and further, a first interlayer dielectric (ILD) layer 72 is formed on the silicon nitride cover layer 70, as shown in
The silicon nitride cover layer 70 can be formed by CVD, and has a thickness of about 1 nm to about 50 nm in some embodiments. The first ILD layer 72 includes one or more layers of SiO2, SiN, SiOC, SiCN, SiOCN or SiON, or any other suitable dielectric material, and can be formed by CVD. The thickness of the first ILD layer 72 is in a range from about 50 nm to about 1000 nm so that the structures on the NVM cell area MC and the logic circuit area LG are fully embedded in the first ILD layer 72.
After the first ILD layer 72 is formed, the first ILD layer and the upper portions of the memory cell structure in the NVM cell area MC and the dummy gates in the logic circuit area LG are planarized by CMP, as shown in
Next, a first mask pattern 80 is formed so that the upper portions of the dummy control gates DCG, the dummy erase gate DEG and dummy select gates DSG and the upper portion of the dummy gate DG2 are exposed from the first mask pattern 80. Then, the third polysilicon layers 50 of the dummy erase gate DEG and dummy select gates DSG, the second polysilicon layers 40 of the dummy control gates DCG and the fourth polysilicon layer 60 of the dummy gate DG2 are removed so as to form openings 82, 81 and 83, respectively, as shown in
In this embodiment, the third polysilicon layers 50 of the dummy erase gate DEG and dummy select gates DSG are only partially removed and the third polysilicon layers 50 remain at the bottoms of the openings 82, as shown in
After the openings 82, 81 and 83 are formed, the openings are filled with one or more layers of first conductive material 85, as shown in
In the present disclosure, the dummy gate DG1 is for either one of a p-channel FET and an n-channel FET and the dummy gate DG2 is for the other one of the p-channel FET and the n-channel FET. For the n-channel FET, one or more of TaN, TaAlC, TiN, TiC, Co, TiAl, HfTi, TiSi and TaSi, or any other conductive material is used as the work function adjustment layer, and for the p-channel FET, one or more of TiAlC, Al, TiAl, TaN, TaAlC, TiN, TiC and Co, or any other suitable conductive material is used as the work function adjustment layer. In this embodiment, the work function adjustment layers for the p-channel FET and the n-channel FET are different from each other. The body metal layer for the p-channel FET and the n-channel FET may be the same or different, and includes one or more of Al, Cu, W, Ti, Ta, TiN, TiAl, TiAlC, TiAlN, TaN, NiSi, CoSi, and any other suitable conductive materials.
In one embodiment of the present disclosure, the dummy gate DG2 is for a p-channel FET. Thus, the structure of the first conductive material 85 for the control gate CG is the same as that of the gate LG2 of the p-channel FET.
The conductive material layer 85 can be formed by depositing a thick conductive material layers, and performing planarization operations, such as CMP so as to remove the conductive material layers deposited on the upper surface of the first ILD layer 72 The first mask pattern 80 is also removed during the CMP.
Then, a second mask pattern 86 is formed so that the upper portion of the dummy gate DG1 is exposed from the second mask pattern 86. The second mask pattern 86 is made of a photo resist in some embodiments, and is made of silicon nitride, aluminum oxide or transition metal nitride in other embodiments. Then, the fourth polysilicon layer 60 of the dummy gate DG1 is removed so as to form opening 87, as shown in
Subsequently, as shown in
Similar to
Subsequently, similar to
Subsequently, similar to
As shown in
After the openings 81 and 83 are formed, the openings are filled with one or more layers of first conductive material 85, as shown in
After that, similar to the operations of
Similar to
Subsequently, similar to
After that, similar to the operations of
In the forgoing embodiments, the gate LG1 is for an n-channel FET and the gate LG2 is for a p-channel FET. In certain embodiments, the gate LG1 is for a p-channel FET and the gate LG2 is for an n-channel FET. In such a case, the same conductive material structure 85 is used for the gates of the NVM cells and the gate of the n-channel FET. In other words, the metal gates for the NVM cells has the same conductive metal structure as either one of a p-channel FET or an n-channel FET in the logic circuit area LG.
It will be understood that not all advantages have been necessarily discussed herein, no particular advantage is required for all embodiments or examples, and other embodiments or examples may offer different advantages.
According to some embodiments of the present disclosure, since the erase gate and select gates of the NVM cells are made of metal material, resistance of these gates and contact resistance between the gates and the contact plugs can be reduced. Further, according to some embodiments of the present disclosure, since the control gates of the NVM cells are made of metal material, resistance of the control gates can be reduced. Further, since the gate replacement process is performed for the NVM cell area and the logic circuit area at the same time, it is possible to minimize an increase of the number of lithograph operations.
In accordance with one aspect of the present disclosure, in a method for manufacturing a semiconductor device including a non-volatile memory, a cell structure is formed. The cell structure includes a stacked structure including a first polysilicon layer disposed over a first dielectric layer, a second dielectric layer disposed over the first polysilicon layer and a second polysilicon layer disposed over the second dielectric layer, and third polysilicon layers disposed at both sides of the stacked structure. The third polysilicon layers are at least partially removed, thereby forming an erase gate space and a select gate space. A conductive material is formed in the erase gate space and the select gate space.
In accordance with another aspect of the present disclosure, in a method for manufacturing a semiconductor device including a non-volatile memory disposed in a memory cell area and a field effect transistor disposed in a logic circuit area, a cell structure for the non-volatile memory in the memory cell area is formed. The cell structure includes a stacked structure including a first polysilicon layer disposed over a first dielectric layer, a second dielectric layer disposed over the first polysilicon layer and a second polysilicon layer disposed over the second dielectric layer, and third polysilicon layers disposed at both sides of the stacked structure. A dummy gate structure for the field effect transistor in the logic circuit area is formed. The dummy gate structure includes a gate dielectric layer disposed over the substrate, and a dummy logic gate made of polysilicon and disposed over the gate dielectric layer. The third polysilicon layers and the dummy logic gate are at least partially removed, thereby forming an erase gate space and a select gate space in the memory cell area and a logic gate space in the logic circuit area. A conductive material is in the erase gate space, the select gate space and the logic gate space.
In accordance with another aspect of the present disclosure, a semiconductor device includes a non-volatile memory. The non-volatile memory includes a first dielectric layer disposed on a substrate, a floating gate disposed on the dielectric layer, a control gate, a second dielectric layer disposed between the floating gate and the control gate and having one of a silicon oxide layer, a silicon nitride layer and multilayers of silicon oxide and silicon nitride, and an erase gate and a select gate. The erase gate and the select gate include a stack of a bottom polysilicon layer and an upper metal layer.
The foregoing outlines features of several embodiments or examples so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments or examples introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.
This application is a divisional application of application Ser. No. 15/648,201 filed on Jul. 12, 2017, which claims priority to U.S. Provisional Patent Application 62/427,484 filed Nov. 29, 2016, the entire disclosure of which is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
7005345 | Yaegashi et al. | Feb 2006 | B2 |
8101477 | Power | Jan 2012 | B1 |
8669607 | Tsair et al. | Mar 2014 | B1 |
8883592 | Kotov et al. | Nov 2014 | B2 |
9276006 | Chen et al. | Mar 2016 | B1 |
9349741 | Liu | May 2016 | B2 |
9583591 | Chuang et al. | Feb 2017 | B2 |
9583640 | Richter | Feb 2017 | B1 |
9634019 | Zhou et al. | Apr 2017 | B1 |
9673338 | Fan et al. | Jun 2017 | B2 |
9728544 | Yu et al. | Aug 2017 | B2 |
9842848 | Wu et al. | Dec 2017 | B2 |
9865610 | Chuang et al. | Jan 2018 | B2 |
20040256657 | Hung et al. | Dec 2004 | A1 |
20060108628 | Hung et al. | May 2006 | A1 |
20060203552 | Chen et al. | Sep 2006 | A1 |
20070241386 | Wang et al. | Oct 2007 | A1 |
20080029805 | Shimamoto et al. | Feb 2008 | A1 |
20080105917 | Hsieh et al. | May 2008 | A1 |
20080315281 | Park | Dec 2008 | A1 |
20090134453 | Govoreanu et al. | May 2009 | A1 |
20090207662 | Wang et al. | Aug 2009 | A1 |
20140227839 | Shinohara | Aug 2014 | A1 |
20150021679 | Tsair et al. | Jan 2015 | A1 |
20150035040 | Yoo | Feb 2015 | A1 |
20150060989 | Loiko et al. | Mar 2015 | A1 |
20150087123 | Wu | Mar 2015 | A1 |
20150137207 | Chuang | May 2015 | A1 |
20150263010 | Chuang et al. | Sep 2015 | A1 |
20150280004 | Wu et al. | Oct 2015 | A1 |
20160013197 | Liu | Jan 2016 | A1 |
20160013198 | Liu | Jan 2016 | A1 |
20160020219 | Chuang et al. | Jan 2016 | A1 |
20160064389 | Mihara | Mar 2016 | A1 |
20160141296 | Yang | May 2016 | A1 |
20160148944 | Yu | May 2016 | A1 |
20160163722 | Chang et al. | Jun 2016 | A1 |
20160190146 | Zhang | Jun 2016 | A1 |
20160197088 | Chen | Jul 2016 | A1 |
20160218195 | Wu et al. | Jul 2016 | A1 |
20160225776 | Chuang et al. | Aug 2016 | A1 |
20160276354 | Liu | Sep 2016 | A1 |
20160293427 | Mihara et al. | Oct 2016 | A1 |
20170025427 | Su | Jan 2017 | A1 |
20170098654 | Zhou et al. | Apr 2017 | A1 |
20170103989 | Su | Apr 2017 | A1 |
20170125603 | Zhou et al. | May 2017 | A1 |
20170162590 | Chuang et al. | Jun 2017 | A1 |
20180012898 | Wu et al. | Jan 2018 | A1 |
20180151580 | Wu et al. | May 2018 | A1 |
20180151581 | Wu et al. | May 2018 | A1 |
20180151707 | Wu et al. | May 2018 | A1 |
20180254281 | Bo et al. | Sep 2018 | A1 |
Number | Date | Country |
---|---|---|
105321950 | Feb 2016 | CN |
2011232623 | Nov 2011 | JP |
2012248652 | Dec 2012 | JP |
2016-051735 | Apr 2016 | JP |
10-2015-0056441 | May 2015 | KR |
546842 | Aug 2003 | TW |
200746369 | Dec 2007 | TW |
200816391 | Apr 2008 | TW |
201547008 | Dec 2015 | TW |
201640621 | Nov 2016 | TW |
Entry |
---|
Office Action issued in corresponding Korean Patent Application No. 10-2017-0123215, dated Nov. 30, 2018. |
Office Action issued in U.S. Appl. No. 15/428,823, dated Jan. 25, 2018. |
Notice of Allowance dated Aug. 6, 2018 in U.S. Appl. No. 15/428,823 (15 pages). |
Notice of Allowance dated Oct. 25, 2018 in U.S. Appl. No. 15/584,314 (16 pages). |
Non-final Office Action dated Apr. 13, 2018 in U.S. Appl. No. 15/584,314 (18 pages). |
Office Action dated Mar. 22, 2018 in corresponding German Patent Application No. 10 2017 116 221.6 (8 pages). |
Notice of Reason for Refusal dated Oct. 3, 2018 in corresponding Korean Application No. 10-2017-0097516, including English translation (13 pages). |
Office Action issued in corresponding U.S. Appl. No. 15/428,823 dated Jul. 14, 2017. |
Non-final Office Action issued in related U.S. Appl. No. 15/648,201, dated Jun. 13, 2019. |
Non-Final Office Action issued in corresponding U.S. Appl. No. 16/368,814, dated Apr. 28, 2020. |
Final Office Action issued in corresponding U.S. Appl. No. 16/427,733 dated Apr. 14, 2020. |
Non-Final Office Action issued in corresponding U.S. Appl. No. 15/648,201, dated May 14, 2020. |
Notice of Allowance issued in related U.S. Appl. No. 16/427,733, dated Jul. 16, 2020. |
Number | Date | Country | |
---|---|---|---|
20190097028 A1 | Mar 2019 | US |
Number | Date | Country | |
---|---|---|---|
62427484 | Nov 2016 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15648201 | Jul 2017 | US |
Child | 16203352 | US |