This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No.2003-395307, filed on Nov. 26, 2003: the entire contents of which are incorporated herein by reference.
This invention generally relates to a semiconductor device, and more particularly to a process of forming a high dielectric gate insulation layer.
As the semiconductor device such as a MOS (Metal-Oxide Semiconductor) transistor, etc. is miniaturized, a silicon oxide layer or a silicon oxy-nitride layer, which has hitherto been used as a gate insulation layer, confronts with a limit of a layer-thinning (thin-film) scheme. This is derived from such a situation that an increase in consumption of the electric power due to a rise in direct tunneling leakage current comes to an unallowable level.
A technology applied to a gate insulation layer composed of a high dielectric layer having a higher dielectric constant than that of a silicon oxide layer, is proposed as a method of restraining this leakage current. Prior arts using the high dielectric constant insulation layer are disclosed in Japanese Patent Application Publication NOs.2003-25824, 2003-204061 and 2003-8011.
If the insulation layer exhibiting the higher dielectric constant than the silicon oxide layer is employed, the insulation layer that is thicker than the silicon oxide layer can be used, and, as a result, there decreases a necessity for concern about the rise in tunneling leakage current. Among those materials, hafnium silicate (HfSiO) and hafnium silicon oxynitride (HfSiON) are considered to be most prospective candidate materials capable of actualizing a proper specific dielectric constant, preferable thermal stability and a preferable interface characteristic.
Japanese Patent Application Laid-Open (Unexamined) Publication No.2003-25824 discloses a technology capable of keeping low an interface level density on an interface between a gate insulation layer and a semiconductor substrate so as to have a region where the gate insulation layer using a high dielectric material is nitrided. Japanese Patent Application Laid-Open Publication No.2003-204061 discloses a technology characterized such that a silicon oxide layer containing a metal element, which structures a gate insulation layer 14 shown in
If the dielectric layer such as a hafnium silicate layer having a high dielectric constant is applied to a process of a conventional semiconductor device (MOS transistor) using a polycrystalline silicon layer or a polycrystalline silicon/germanium layer as a gate electrode, however, there arises a problem, wherein an abnormal shift of a flat band voltage occurs, and a low threshold voltage indispensable for increasing performance can not be obtained. For embodiment, as shown in
According to an aspect of the present invention, there is provided a method of manufacturing a semiconductor device, comprising:
According to another aspect of the present invention, there is provided a method of manufacturing a semiconductor device, comprising:
The present invention attains an acquisition of a high-performance semiconductor device capable of actualizing a low threshold voltage by obtaining the same level of flat band voltage as in the case of using a silicon oxide layer by way of a gate insulation layer, wherein a defect formed on an interface between a gate electrode composed of a polycrystalline silicon (or silicon and germanium) layer and a higher dielectric constant gate insulation layer containing a metal element is repaired by any one of a nitride layer, an oxide layer, a fluoride layer and a carbide layer that are formed of a nitriding agent, an oxidizing agent, a fluorinating agent and a carbonizing agent supplied via electrodes, with the result that a shift of a flat band voltage is reduced.
Embodiments of the present invention will hereinafter be discussed with reference to practical embodiments.
(Embodiment 1)
To start with, an embodiment 1 will be described with reference to
Subsequently, the hafnium silicate layer 2 is exposed to plasma using an Ar/N2 gas, nitrogen is introduced from the surface of the hafnium silicate layer 2, and immediately the thermal treatment is conducted at 1000° C. in an atmosphere of 5 mTorr as an oxygen partial pressure for 10 sec., thus stabilizing the nitrogen atoms introduced. A quality of shift of the flat band voltage changes depending on a quantity of introduced nitrogen. Accordingly, the introduction quantity is determined to become a value required for reducing the shift quantity. A hafnium silicon oxynitride (HfSiON) layer 3 is thus provided on the semiconductor substrate 1 (
With this thermal treatment executed, an interface nitride layer 5 is provided on an interface between the polycrystalline silicon layer 4 and the hafnium silicon oxynitride layer 3, and an oxy-nitride layer 6 is provided on the surface of the polycrystalline silicon layer 4. At this time, nitrogen with a surface density that is on the order of 5E+14 atoms/cm2 is introduced into the interface nitride layer 5.
An interface layer thickness at this time is approximately 1 Å (angstrom). A better state is obtained as the interface layer becomes thinner, and this thickness (approximately 1 Å) is most appropriate (See
Hereinafter, based on, though not shown, a normal method, the stacked layers consisting of the hafnium silicon oxynitride layer 3, the interface nitride layer 5 and the polycrystalline silicon layer 4 are subjected to patterning by use of a photo-resist having undergone the patterning, thereby building up a gate structure. With this gate structure used as a mask, n-type impurities such as phosphorus, arsenic, etc. are ion-implanted into the semiconductor substrate 1, and thermal diffusion takes place, thereby forming an extension region 7 in the vicinity of the gate structure. Thereafter, a side-wall insulation layer 9 formed of a silicon oxide layer and a side-wall insulation layer 10 formed of a silicon nitride layer are provided along a gate-structured side wall. After this, with the gate structure and the side-wall insulation layers 9, 10 used as a mask, the n-type impurities such as phosphorus, arsenic, etc. are ion-implanted deep into the semiconductor substrate 1, and the thermal diffusion is performed, thereby forming a source/drain region 8 in a position deeper than the extension region 7 (
The MOS type transistor constructed by the method described above exhibits the same level of flat band voltage as in the case of using the silicon oxide layer as the gate insulation layer (
Moreover, the embodiment 1 has given the exemplification, wherein the mono-crystalline silicon semiconductor substrate is employed for the region that becomes a channel, however, the present invention is not limited to the silicon semiconductor substrate and the same effects are acquired even when using SOI, SiGe, distorted Si and so on. Further, the embodiment 1 involves using the hafnium silicate layer deposited by the MOCVD method, however, the present invention is not limited to either the deposition method thereof or the insulation layer material and the same effects are acquired even in the case of employing a HfO2 layer, a hafnium aluminate layer, etc. which are formed by an ALD (Atomic Layer Deposition) method and so forth. Moreover, the case of using the polycrystalline silicon layer as the gate electrode has been exemplified, however, the same effects are acquired in the case of employing a polycrystalline silicon germanium layer and a silicide (WSi, NiSi, etc.) layer as the gate electrode. The reason for this is that an abnormal shift of the flat band voltage occurs due to interaction between the metal element of hafnium (Hf), etc. in the insulation layer and a silicon element in the electrode. Further, the embodiment 1 involves the use of the NO gas as the nitriding gas defined as the nitriding agent, however, the same effects can be obtained even when employing N2O, NH3, ND3, nitrogen radical, etc..
Still further, in the embodiment 1, the polycrystalline silicon layer serving as the gate electrode is deposited by 100 nm, and the interface nitriding is effected over this layer of 100 nm. However, a silicon layer that is as thin as 20 nm is once formed, and the interface nitriding may also be conducted through this thin silicon layer. If the nitriding is thus effected over the thin silicon layer, the same quantity of interface nitriding can be obtained by the thermal treatment lighter than through a thick silicon layer. This reduces a thermal damage to the high dielectric gate insulation layer, thereby improving reliability. Note that the nitriding effected over the thin silicon layer requires a process of removing the oxy-nitride layer formed simultaneously on the surface by use of a diluted hydrofluoric acid solution, etc. and thereafter attaining a desired layer thickness by additionally depositing the polycrystalline silicon layer.
(Embodiment 2)
Next, an embodiment 2 will be explained with reference to
A device isolation region (unillustrated) such as STI, etc. is provided by the normal method on a semiconductor substrate 21 (e.g., a p-type silicon semiconductor), and channel impurity ions are implanted (not shown) for adjusting the threshold voltage. The surface of a device forming region on this semiconductor substrate 21 is exposed by cleaning with the diluted hydrofluoric acid. Next, a hafnium silicate (HfSiO) layer (unillustrated) is deposited by approximately 2 nm, which involves using the MOCVD method. Then, the thermal treatment is immediately effected in the O2 atmosphere under 10 Torr for 2 min., thereby removing residual impurities in the layer. Subsequently, the hafnium silicate layer is exposed to plasma using the Ar/N2 gas, nitrogen is introduced from the surface of the hafnium silicate layer, and immediately the thermal treatment is conducted at 1000° C. in an atmosphere of 5 m Torr as an oxygen partial pressure for 10 sec., thus stabilizing the nitrogen atoms introduced. A hafnium silicon oxynitride (HfSiON) layer 23 is thus provided on the semiconductor substrate 21.
Next, a polycrystalline silicon layer 24 serving as a gate electrode is deposited by 100 nm by use of the LPCVD method. Subsequently, the thermal treatment is executed at 950° C. in the O2 gas in an atmosphere of 50 Torr for 30 min. With this thermal treatment executed, an interface nitride layer 15 is provided on an interface between the polycrystalline silicon layer 24 and the hafnium silicon oxynitride layer 23, and a silicon oxide layer 16 is provided on the surface of the polycrystalline silicon layer 24. At this time, oxygen with a surface density thereof is on the order of 1E+14 atoms/cm2 is introduced into the interface oxide layer 15.
Hereinafter, based on, though not shown, the normal method, the stacked layers consisting of the hafnium silicon oxynitride layer 23, the interface oxide layer 15 and the polycrystalline silicon layer 24 are subjected to the patterning by use of the photo-resist having undergone the patterning, thereby building up a gate structure. With this gate structure used as a mask, n-type impurities such as phosphorus, arsenic, etc. are ion-implanted into the semiconductor substrate 21, and the thermal diffusion takes place, thereby forming an extension region 27 in the vicinity of the gate structure. Thereafter, a side-wall insulation layer 29 formed of a silicon oxide layer and a side-wall insulation layer 30 formed of a silicon nitride layer are provided along a gate-structured side wall.
Then, with the gate structure and the side-wall insulation layers 29, 30 used as a mask, the n-type impurities such as phosphorus, arsenic, etc. are deeply ion-implanted into the semiconductor substrate 21, and the thermal diffusion is performed, thereby forming a source/drain region 28 in a position deeper than the extension region 27. A basic structure of the MOS type transistor (nMOS) is thus configured. Further, a semiconductor integrated circuit is thus constructed through the multi-layered wiring process.
The MOS type transistor constructed by the method described above exhibits the same level of flat band voltage as in the case of using the silicon oxide layer as the gate insulation layer (see
Accordingly, the low inverted threshold voltage (approximately 0.1 V) is obtained, and the sufficiently high ON-current is acquired at the power source voltage of 1.2 V. This is, it is considered, because the defect formed on the interface between the polycrystalline silicon layer and the hafnium silicon oxynitride layer was repaired by nitriding of the nitriding agent supplied via the gate electrode.
Moreover, the embodiment 2 has given the exemplification, wherein the mono-crystalline silicon semiconductor substrate is employed for the region that becomes a channel, however, the present invention is not limited to the silicon semiconductor substrate and the same effects are acquired even when using SOI, SiGe, distorted Si and so on. Further, the embodiment 2 involves using the hafnium silicate layer deposited by the MOCVD method, however, the present invention is not limited to either the deposition method thereof or the insulation layer material and acquires the same effects even in the case of employing a HfO2 layer, a hafnium aluminate layer, etc. which are formed by the ALD method and so forth. Moreover, the case of using the polycrystalline silicon layer as the gate electrode has been exemplified, however, the same effects are acquired in the case of employing the polycrystalline silicon germanium layer or the silicide (WSi, NiSi, etc.) layer as the gate electrode. The reason for this is that the abnormal shift of the flat band voltage occurs due to the interaction between the metal element of hafnium (Hf), etc. in the insulation layer and the silicon element in the electrode. Further, the embodiment 2 involves the use of the O2 gas as the oxidative gas, however, the same effects can be obtained even when employing O3, H2O, D2O, oxygen radical, etc..
Still further, in the embodiment 2, the polycrystalline silicon layer serving as the gate electrode is deposited by 100 nm, and the interface oxidation is effected over this layer of 100 nm. However, a silicon layer that is as thin as 20 nm is once formed, and the interface oxidation may also be conducted through this thin silicon layer. If the oxidation is thus effected over the thin silicon layer, the same quantity of interface oxidation can be actualized by the thermal treatment lighter than through a thick silicon layer. This reduces a thermal damage to the high dielectric gate insulation layer, thereby improving the reliability. Note that the oxidation effected over the thin silicon layer requires a process of removing the oxide layer formed simultaneously on the surface by use of the diluted hydrofluoric acid solution, etc. and thereafter attaining a desired layer thickness by additionally depositing the polycrystalline silicon layer.
(Embodiment 3)
Next, an embodiment 3 will be explained with reference to
To begin with, a MOS structure (see
A device isolation region such as STI, etc. is, though not illustrated, provided by the normal method on a semiconductor substrate 31 (e.g., a p-type silicon semiconductor), and channel impurity ions are implanted (not shown) for adjusting the threshold voltage. The surface of a device forming region on this semiconductor substrate 31 is exposed by cleaning with the diluted hydrofluoric acid. A hafnium silicon oxynitride (HfSiON) layer 33 is provided on this semiconductor substrate 31. Next, a polycrystalline silicon layer 34 serving as a gate electrode is deposited by 100 nm by use of the LPCVD method.
Subsequently, as shown in
Thereafter, the patterning is effected on the gate electrode, the impurities are introduced into the gate electrode/source/drain region, and the side-wall insulation layer is formed by use of the normal conventional methods, thereby configuring the basic structure of the MOS type transistor. Further, the semiconductor integrated circuit is constructed through the multi-layered wiring process.
As described above, the thus-constructed MOS type transistor exhibits the same level of flat band voltage as in the embodiment 1 of using the silicon oxide layer as the gate insulation layer. Accordingly, the low reversal threshold voltage (approximately 0.1 V) is obtained, and the sufficiently high ON-current is acquired at the power source voltage of 1.2 V. This is, it is considered, because the defect formed on the interface between the polycrystalline silicon layer and the hafnium silicon oxynitride layer was repaired by nitriding of the nitriding agent diffused and supplied from the gate electrode.
Further, in the embodiment 3, the interface nitride layer is provided by ion-implanting and diffusing nitrogen, however, the present invention acquires the same effects even by implanting and diffusing oxygen, fluorine and carbon in place of nitrogen. In the case of using fluorine, the insulating characteristic can be improved, and, in the case of employing carbon, this serves to restrain the diffusion of the impurities.
The embodiment 3 has given the exemplification, wherein the mono-crystalline silicon semiconductor substrate is employed for the region that becomes a channel, however, the present invention is not limited to the silicon semiconductor substrate and acquires the same effects even when using SOI, SiGe, distorted Si and so on. Further, the embodiment 3 involves using the hafnium silicate layer deposited by the MOCVD method, however, the present invention is likewise limited to neither the deposition method thereof nor the insulation layer material and acquires the same effects even in the case of employing the HfO2 layer, the hafnium aluminate layer, etc. which are formed by the ALD method and so forth. Moreover, the case of using the polycrystalline silicon layer as the gate electrode has been exemplified, however, the same effects are acquired in the case of employing the polycrystalline silicon germanium layer and the silicide (WSi, NiSi, etc.) layer as the gate electrode. The reason for this is that the abnormal shift of the flat band voltage occurs due to the interaction between the metal element of hafnium, etc. in the insulation layer and the silicon element in the electrode.
The embodiments given so far are the exemplifications but are not restrictive. The present invention can be modified in whatever forms within the scope that does not deviate from the gist of the invention. Further, the embodiments have exemplified the nMOSFET, however, it is apparent that the present invention can be applied to a pMOSFET, CMOSFET and so forth.
According to the present invention, the nitriding agent involves using a reactive gas such as a NO gas, N2 gas, NH3 gas, ND3 gas and nitrogen radical. Moreover, according to the present invention, the oxidizing agent involves employing a gas such as an O2 gas, an O3 gas, an H2 gas, a D2 gas and oxygen radical. Still further, according to the present invention, the metal element involves the use of at least one type of element selected from, for embodiment, Hf, Zr, Al, La, Li, Be, Mg, Ca, Sr, Sc, Y, Th, U, Pr, Nd.
According to embodiments of the present invention, a manufacturing method for obtaining a semiconductor device capable of restraining an abnormal shift of a flat band voltage, exhibiting high performance and decreasing consumption of electric power in a MOS transistor using a high dielectric constant insulation layer such as a hafnium silicate layer as a gate insulation layer and using a polycrystalline silicon (or silicon/germanium) layer as a gate electrode is obtained.
According to the present invention, the constructions given above also lead to the acquisition of the high-performance semiconductor device capable of obtaining the same level of flat band voltage as in the case of using the silicon oxide layer as the gate insulation layer by reducing the shift of the flat band voltage, and capable of actualizing the low threshold voltage.
Number | Date | Country | Kind |
---|---|---|---|
2003-395307 | Nov 2003 | JP | national |