Claims
- 1. A method of manufacturing semiconductor devices comprising the steps of:
- preparing a substrate having a semiconductor surface portion including a plurality of trenches, the substrate having a spontaneous natural oxide film formed on the trenches of the semiconductor surface portion;
- forming an adsorption enhancement layer consisting essentially of a semiconductor material and having a thickness of one atom layer to less than 50 .ANG. on the natural oxide film formed on the surface of said semiconductor substrate;
- adsorbing impurities on the surface of adsorption enhancement layer; and
- thermally diffusing said impurities into the surface portion of the semiconductor substrate through said adsorption enhancement layer and the natural oxide film.
- 2. The method of claim 1, wherein the step of preparing the substrate and the step of forming the adsorption enhancement layer both include a step of selecting a material containing silicon.
- 3. The method of claim 1, wherein the step of thermally diffusing includes the step of heating to a temperature above 800.degree. C.
- 4. The method of claim 1, wherein the step of forming the adsorption enhancement layer includes the step of depositing polycrystalline silicon on the substrate.
- 5. The method of claim 1, wherein the step of forming the adsorption enhancement layer includes the step of reacting a compound gas containing semiconductor elements with the substrate.
- 6. The method of claim 1, wherein the step of adsorbing an impurity layer includes the step of reacting a compound gas containing impurity elements with the enhancement layer.
- 7. The method of claim 1, wherein the step of forming the adsorption enhancement layer includes the step of exposing said adsorption enhancement layer to a non-oxidizing atmosphere.
- 8. A method of manufacturing semiconductor devices, comprising the steps of:
- preparing a substrate having a semiconductor surface portion including a plurality of trenches, the substrate having a spontaneous natural oxide film formed on the semiconductor surface portion;
- forming a first adsorption enhancement layer consisting essentially of a semiconductor material and having a thickness of one atom layer to less than 50 .ANG. on the natural oxide film on the surface of said semiconductor substrate;
- forming by adsorption a first impurities containing layer on the adsorption enhancement layer;
- forming a second adsorption enhancement layer consisting essentially of a second semiconductor material and having a thickness of one atom layer to less than 50 .ANG. on said first impurities containing layer;
- adsorbing impurities on the surface of the second adsorption enhancement layer formed on said impurities-containing layer; and
- thermally diffusing the impurities adsorbed on said first and second adsorption enhancement layer into the surface portion of the semiconductor substrate through said first and second adsorption enhancement layer and said natural oxide film.
- 9. The method of claim 1, wherein the step of preparing the semiconductor substrate includes the step of forming a plurality of trenches on the surface of said semiconductor substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-4883 |
Jan 1988 |
JPX |
|
Parent Case Info
This application is a continuation of application Ser. No. 07/664,437,filed on Mar. 4, 1991, now abandoned which is a continuation of Ser. No. 07/428,446, filed on Oct. 30, 1989, now abandoned, which is a continuation of Ser. No. 07/296,697, filed on Jan. 13, 1989, now abandoned.
US Referenced Citations (5)
Foreign Referenced Citations (10)
Number |
Date |
Country |
0148825 |
Nov 1981 |
JPX |
0028332 |
Feb 1984 |
JPX |
0151422 |
Aug 1984 |
JPX |
0189730 |
Aug 1984 |
JPX |
0171722 |
Sep 1985 |
JPX |
0159741 |
Jul 1986 |
JPX |
0208829 |
Sep 1986 |
JPX |
0225851 |
Oct 1986 |
JPX |
8504760 |
Oct 1985 |
WOX |
8704006 |
Jul 1987 |
WOX |
Non-Patent Literature Citations (3)
Entry |
Arienzo, M., In Situ Arsenic-Doped Polysilicon for VLSI Applications, IEEE Trans. Electron Devices, vol. ED-33, No. 10, Oct. 1986. |
Shandhi, S., VLSI Fabrication Principles, Chap. 7, pp. 372-373, Wiley & Sons, 1983. |
Extended Abstracts of the 19th Conference on Solid State Devices and Materials, Tokyo, 1987, pp. 319-322, Plasma Doping into the Sidewalls of Sub -0.5 um Width Trench. |
Continuations (3)
|
Number |
Date |
Country |
Parent |
664437 |
Mar 1991 |
|
Parent |
428446 |
Oct 1989 |
|
Parent |
296697 |
Jan 1989 |
|