Claims
- 1. A wafer process for producing a semiconductor device, comprising the steps of:
- (a) preparing a wafer having a main surface, a substantially circular contour portion and a curved notch formed in said circular contour portion;
- (b) forming a photoresist film for a photolithographic process on said surface of the wafer; and
- (c) forming patterns on said surface of the wafer.
- 2. A wafer process according to claim 1, further comprising:
- forming connecting portions each defined between said circular contour and said curved notch,
- and chamfering said connecting portions in a plane parallel to said main surface.
- 3. A wafer process for producing a semiconductor device, comprising the steps of:
- (a) preparing a wafer having a main surface, a substantially circular contour portion, a curved notch formed in said circular contour portion and connecting portions each joining said circular contour portion and said curved notch, at least one of said connecting portions being chamfered in a plane parallel to said main surface;
- (b) coating a resist for photolithographic process on said surface of the wafer;
- (c) positioning said wafer by rotating said wafer in touch with a roller means; and
- (d) forming patterns on said surface of the wafer.
- 4. A wafer process according to claim 3, wherein a chamfered range of each said connecting portions is defined by the points of inscribed circles common to both the circular contour portion and the curved notch, and a radius of each inscribed circle is determined by the following expression: ##EQU9## where r=radius of the inscribed circle,
- R=radius of the wafer,
- a=half of a length of an unchamfered portion in a positioning removal portion,
- b=half of a full length of the positioning removal portion before the chamfering,
- W=width of the wafer, and
- B=length of wafer and end face portion.
Priority Claims (1)
Number |
Date |
Country |
Kind |
131949 |
Jul 1982 |
JPX |
|
Parent Case Info
This is a divisional of application of application Ser. No. 07/783,920 filed Oct. 29, 1991 U.S. Pat. No. 5,230,747 which, in turn, is a continuation application Ser. No. 07/240,806 filed Sep. 7, 1988 and now abandoned which, in turn, is a divisional application of application Ser. No. 830,754 filed Feb. 19, 1986, now U.S. Pat. No. 4,783,225 issued Nov. 8, 1988, which, in turn, is a continuation application of application Ser. No. 714,107 filed Jun. 4, 1985, now abandoned, which, in turn, is a continuation application of application Ser. No. 517,405 filed Jul. 26, 1983, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0060567 |
May 1977 |
JPX |
53-38594 |
Oct 1978 |
JPX |
0105638 |
Aug 1981 |
JPX |
0043410 |
Mar 1982 |
JPX |
58-23430 |
Feb 1983 |
JPX |
922150 |
Mar 1963 |
GBX |
975960 |
Nov 1964 |
GBX |
Non-Patent Literature Citations (6)
Entry |
IBM Technical Disclosure Bulletin, vol. 22, No. 3 "Diagnostic Method for Locating the Wafer Position in a Crystal". |
IBM Technical Disclosure Bulletin, vol. 11, No. 12, "Duffusion Boat". |
Semiconductor Silicon Manufacturing and Machining Using Diamond Tools-G. Janus, Burghausen. |
Silicon Wafers with Optimum Edge Rounding, Solid State Technology, pp. 16-17, May 1976. |
Solid State Technology, May 1976, vol. 19, Magazine 5, pp. 37-42. |
Industrie Diamanten Rundschau, IDR 13 (1979), No. 3, pp. 234-242. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
783920 |
Oct 1991 |
|
Parent |
830754 |
Feb 1986 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
240806 |
Sep 1988 |
|
Parent |
714107 |
Jun 1985 |
|
Parent |
517405 |
Jul 1983 |
|