Method to prevent the formation of a thinner portion of insulating layer at the junction between the side walls and the bottom insulator

Information

  • Patent Grant
  • 6355974
  • Patent Number
    6,355,974
  • Date Filed
    Wednesday, May 31, 2000
    24 years ago
  • Date Issued
    Tuesday, March 12, 2002
    22 years ago
Abstract
A method to prevent the formation of a thinner portion of insulating layer, especially a gate oxide layer, at the junction between the side walls and the bottom insulator is disclosed. First, a pad oxide layer is formed on the side walls and the bottom of the trench. Next, a bottom oxide is formed on the lower portion of the trench. Then, the upper portion of the bottom oxide and the exposed pad oxide layer are removed by wet etching to leave a bottom oxide having a concave surface. Next, the conformal gate oxide layer is grown on the exposed side walls of the trench.
Description




BACKGROUND OF THE INVENTION




1. Field of the Invention




The present invention relates to a method for fabricating semiconductor devices, and more particularly to a method to prevent the formation of a thinner portion of gate oxide at the junction between the side walls and the bottom insulator of a trench type semiconductor device.




2. Description of the prior art




As the design rule continues to shrink, a trench type semiconductor device, for example metal-oxide-semiconductor transistor, has been provided to economize the wafer area.




Referring to

FIGS. 1A through 1C

, the cross-sectional side views of a conventional method for fabricating a gate oxide within a trench are depicted in sequence.




Referring now to

FIG. 1A

, a cross-sectional view of the first step is schematically shown.

FIG. 1A

shows a silicon substrate


10


having a trench


12


. A silicon nitride layer


11


is formed overlaying the silicon substrate


10


.




Next, as shown in

FIG. 1B

, a bottom oxide


16


is deposited on the lower portion of the trench


12


by high density plasma chemical vapor deposition (HPCVD).




Referring now to

FIG. 1C

, a gate oxide layer


18


, or example silicon oxide having a thickness of about 500 angstroms, is grown on the side walls of the trench


12


.




However, the gate oxide layer


18


is naturally thinner at the junction


20


between the side walls and the bottom oxide


16


. This thinner portion will cause junction leakage problems.




SUMMARY OF THE INVENTION




In view of the above disadvantages, an object of the invention is to provide a method to prevent the formation of a thinner portion of oxide layer at the junction between the side walls and the bottom oxide.




It is a further object of the invention to provide a method to avoid junction leakage.




The above objects are attained by providing a method to prevent the formation of a thinner portion of insulating layer suitable for a semiconductor substrate having a trench comprising the steps of: (a) forming a pad insulating layer on the side walls and the bottom of said trench; (b) forming a bottom insulator over said pad insulating layer, said bottom insulator filled within said trench; (c) etching the upper portion of said bottom insulator to form a bottom insulator having a concave surface; and (d) forming an insulating layer on the side walls of said trench.




The above objects are also attained by providing a method to prevent the formation of a thinner portion of oxide layer suitable for a semiconductor substrate having a trench comprising the steps of: (a) forming a bottom insulator having a concave surface on the bottom of said trench; and (b) forming an oxide layer on the side walls of said trench.




An aspect of the invention is to provide a method to prevent the formation of a thinner portion of insulating layer in which said insulating material is oxide material.




Another aspect of the invention is to provide a bottom insulator (oxide) which has a specially shaped surface, especially concave shaped, for growing a conformal gate oxide layer.











BRIEF DESCRIPTION OF THE DRAWINGS




The preferred embodiment of the invention is hereinafter described with reference to the accompanying drawings in which:





FIGS. 1A through 1C

are cross-sectional side views showing the manufacturing steps of a gate oxide layer of a trench type semiconductor device in accordance with the prior art; and





FIGS. 2A through 2E

are cross-sectional side views showing the manufacturing steps of a gate oxide layer of a trench type semiconductor device in accordance with the invention.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




The preferred embodiment of the invention is illustrated in

FIGS. 2A through 2E

of the drawings.




Referring now to

FIG. 2A

, a cross-sectional view of the first step is schematically shown. In

FIG. 2A

, a trench


102


having a depth of about 15000 to 20000 angstroms is formed by anisotropic etching in a semiconductor substrate


100


such as p-type monocrystalline silicon substrate. Preferably, a silicon nitride layer


101


is formed on the semiconductor substrate


100


.




Next, as shown in

FIG. 2B

, a pad oxide layer


104


is formed on the side walls and the bottom of the trench


102


by a thermal oxidation process at a temperature of about 850 to 1000 degrees C. Alternatively, the pad oxide layer


104


could be formed by low pressure chemical vapor deposition (LPCVD).




Then, as shown in

FIG. 2C

, a bottom oxide


106


having a thickness of about 2000 to 2500 angstroms is deposited over the pad oxide layer


104


by high density plasma chemical vapor deposition (HDPCVD) using ozone and tetraethylorthosilicate (TEOS) as the main reactive gas. The bottom oxide


106


serves as a passivation layer.




Referring now to

FIGS. 2C and 2D

, the upper portion of the bottom oxide


106


and the exposed pad oxide layer


104


are dipped away by 5% hydrogen fluoride solution to leave a bottom oxide BO having a concave surface and to expose the upper side walls


102




a


of the trench. The bottom oxide BO consists of the remaining pad oxide layer


104




a


and the bottom oxide


106




a.






Referring now to

FIG. 2E

, a high quality conformal gate oxide layer


10


, having a thickness of about 500 to 700 angstroms, is formed on the upper side walls


102




a


of the trench by a thermal oxidation process at a temperature of about 850 to 1000 degrees C.




Thereafter, the semiconductor devices (not shown) are completed by a number of conventional deposition, ion doping, and selective etching steps.




In order to avoid the problem of the formation of a thinner portion of the gate oxide layer at the junction between the side walls and the bottom oxide, a bottom oxide BO having a concave surface is formed on the lower portion of the trench


102


. The conformal gate oxide layer


108


is grown on the exposed side walls of the trench. The thinner portion of gate oxide layer formed at the junction between the side walls and the bottom oxide in the conventional method is eliminated. Accordingly, junction leakage problems can be reduced.




While the present invention has been particularly shown and described with reference to a preferred embodiment, it will be readily appreciated by those of ordinary skill in the art that various changes and modifications may be made without departing from the spirit and scope of the invention. It is intended that the claims be interpreted to cover the disclosed embodiment, those alternatives which have been discussed above and all equivalents thereto.



Claims
  • 1. A trench type semiconductor device, comprising:a semiconductor substrate having a trench therein; an insulating layer formed on the side walls of said trench; and a bottom insulator disposed on the bottom of said trench and having a concave surface.
  • 2. A trench type semiconductor device as recited in claim 1, wherein said bottom insulator is a bottom oxide.
  • 3. A trench type semiconductor device as recited in claim 1, wherein said insulating layer is a gate oxide layer.
  • 4. A trench type semiconductor device as recited in claim 1, wherein said bottom insulator is approximately 2000 to 2500 angstroms in thickness.
  • 5. A trench type semiconductor device as recited in claim 1, wherein said insulating layer is approximately 500 to 700 angstroms in thickness.
Priority Claims (1)
Number Date Country Kind
88103949 Mar 1999 TW
Parent Case Info

This is a continuation of commonly assigned, application Ser. No. 09/323,746, filed on Jun. 1, 1999 now U.S. Pat. No. 6,071,794.

US Referenced Citations (2)
Number Name Date Kind
4992390 Chang Feb 1991 A
6071794 Lin et al. Jun 2000 A
Continuations (1)
Number Date Country
Parent 09/323746 Jun 1999 US
Child 09/588110 US