The present embodiments relate generally to memory and a particular embodiment relates to three-dimensional planar cell integration.
Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other electronic devices. There are many different types of memory including random-access memory (RAM), read only memory (ROM), dynamic random access memory (DRAM), synchronous dynamic random access memory (SDRAM), and non-volatile (e.g., flash) memory.
Flash memory devices typically use a one-transistor memory cell that allows for high memory densities, high reliability, and low power consumption. Changes in threshold voltage of the cells, through programming of a charge storage structure, such as floating gates, trapping layers or other physical phenomena, determine the data state of each cell.
Due to ever increasing system speeds, memory manufacturers are under pressure to increase the bandwidth of their memory devices so that the memory does not become a speed bottleneck for the system. Memory manufacturers are also under pressure to constantly increase the memory density of the memory devices while maintaining, or even shrinking, the memory device size.
One way to increase both memory bandwidth and density is a three-dimensional structure in which the memory devices are fabricated vertically.
The process forms an oxide 101 on a substrate 100. A polysilicon material 102 can be used as a select gate source (SGS) transistor for the strings of memory cells 120, 121. An etch stop material 103, formed over the polysilicon material 102, can provide an etch resistance for the polysilicon material 102 in order to slow the etching process in a future etching step.
Alternating layers 104-114 of an oxide 104, 106, 108, 110, 112 and a polysilicon 105, 107, 109, 111, 113 are formed over the etch stop 103. The polysilicon material 105, 107, 109, 111, 113 can be used as the control gates for the memory cells of the strings of memory cells 120, 121. The oxide material 104, 106, 108, 110, 112 can be used to insulate control gates of adjacent memory cells. A polysilicon material 115 is formed on top of the last oxide material 114. The top polysilicon material 115 can be used as a select gate drain transistor in the string of memory cells 120, 121.
A vertical channel 116 is formed through the top polysilicon material 115, the alternating layers of oxide and polysilicon 104-114, the etch stop layer 103, the SGS polysilicon 102, and the oxide layer 101. For purposes of clarity, only one string of memory cells 120, and only one memory cell 140 of that string 120, is subsequently described.
Recesses 130 of approximately 25 nm are formed into the control gate polysilicon 105, 107, 109, 111, 113. Each recess 130 is lined with an oxide material and filled with a polysilicon floating gate material. A polysilicon material 131 lines the vertical channel walls to connect the memory cells of the string to the lower SGS material and an oxide material is formed on the surface of the polysilicon to act as an insulator. The channel 116 is filled with a polysilicon material that is integrated with the SGS material.
Vertical fabrication of memory cell strings can enable manufacturers to form more memory cells on a memory die as compared to horizontally formed memory cell strings. While the vertically formed string of memory cells can increase memory density, using the typical prior art fabrication materials and techniques may not increase memory performance.
In the following detailed description, reference is made to the accompanying drawings that form a part hereof and in which is shown, by way of illustration, specific embodiments. In the drawings, like numerals describe substantially similar components throughout the several views. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense.
The memory array 201 comprises an array of non-volatile memory cells (e.g., floating gate) arranged in columns such as strings 204, 205. Each of the cells is coupled drain to source in each string 204, 205. An access line (e.g., word line) WL0-WL31, that spans across multiple strings 204, 205, is coupled to the control gates of each memory cell in a row in order to bias the control gates of the memory cells in the row. Odd and even data lines (e.g., bit lines) BL_O and BL_E are coupled to the strings 204, 205 through drain select gates 212, 213 (e.g., transistors) that are controlled by a drain select gate control signal SGD coupled to their control gates. The bit lines BL_O and BL_E are eventually coupled to sense circuitry and page buffers (not shown) that detect and store the state of each cell by sensing current or voltage on a selected bit line.
Each string 204, 205 of memory cells is coupled to a source line SRC through a source select gate 216, 217 (e.g., transistor). The source select gates 216, 217 are controlled by a source select gate control signal SGS coupled to their control gates.
Each memory cell can be individually programmed as either a single level cell (SLC) or a multiple level cell (MLC). A cell's threshold voltage (Vt) can be used as an indication of the data stored in the cell. For example, in an SLC memory device, a Vt of 2.5V may indicate a programmed cell while a Vt of −0.5V may indicate an erased cell. In an MLC memory device, multiple Vt ranges can each indicate a different state by assigning a bit pattern to a specific Vt range.
In order to increase memory die density, the strings of memory cells 204, 205 can be formed vertically as described subsequently. Performance of the memory cells (e.g., programming/erase speed) can be enhanced by the addition of metal to the floating gates using a subsequently described fabrication technique.
A buffer material 302 can be formed on the source line 301. The buffer material 302 can be an n+ doped polysilicon. The buffer material 302 can be used to isolate the source line 301. In one embodiment, the buffer material 302 can be approximately 10 nm thick.
An insulator material 303 can be formed on the buffer material 302. If the buffer material 302 is not used, the insulator material 303 can be formed on the source line 301. In one embodiment, the insulator material 303 can be an approximately 20 nm thick oxide that can be grown, by oxidation of a material, or deposited.
A source select gate (SGS) material 304 can be formed on the insulator material 303. The SGS material 304 can be a p− doped polysilicon into which source select gates are subsequently formed. In one embodiment, the SGS material 304 can be approximately 150 nm thick.
A plurality of vertically stacked, alternating layers of insulators (e.g., oxide material) 503, 505, 507, 509, 511, 513 and control gate materials (e.g., polysilicon) 504, 506, 508, 510, 512 can be formed on the etch stop material 502. In one embodiment, each insulator 503, 505, 507, 509, 511, 513 can be used to insulate between adjacent control gate material 504, 506, 508, 510, 512 of the memory cells. In one embodiment, the insulators 503, 505, 507, 509, 511, 513 can be formed approximately 20 nm thick while the control gate material 504, 506, 508, 510, 512 can be formed approximately 30 nm thick. Alternate embodiments can use other dimensions. The insulators 503, 505, 507, 509, 511, 513 can be formed by deposition or grown. In one embodiment, the control gate material 504, 506, 508, 510, 512 can be an n-type polysilicon.
The use of oxide for the insulators and polysilicon for the control gate material is for purposes of illustration only. Alternate embodiments can use other materials for the insulators that have insulation properties and other materials for the control gates that have similar properties to polysilicon.
A chemical mechanical planarization (CMP) material 520 can be formed on the top oxide 513. In one embodiment, the CMP material 520 is an approximately 10 nm thick nitride material that provides a smoothed surface so that the next layer can adhere properly. A capping material 521 can be formed on the CMP material 520 to provide an insulator for subsequent steps. The capping material 521 can be an approximately 120 nm thick oxide, nitride, polysilicon, and or high-K dielectric material. Alternate embodiments can use other dimensions. A hard mask dielectric anti-reflective coating (DARC) 522 can be formed on the capping material 521 and an etch resist 523 formed on top of the DARC 522.
The recesses 700-709 formed in the control gate material 504, 506, 508, 510, 512 can be approximately 15 nm deep. Prior art recesses are typically formed 25 nm deep. Alternate embodiments can use other dimensions.
The excess metal nano-particles can then be cleaned from portions of the channel where it is not desired to have metal nano-particles by a cleaning process (e.g., Ammonia hydroxide-hydrogen Peroxide-water Mixture APM). The cleaning process can be followed by a stabilizing treatment (e.g., nitridization) to stabilize the metal particles uniformly on the floating gate surfaces.
The metal nano-particles 1100-1109 can be either formed on the surface of the floating gate material or infused into the floating gate material. For example, a high temperature anneal process performed after the cleaning process may infuse the nano-particles into the floating gate material.
In one embodiment, metal nano-particles 1100-1109 can be used instead of a metal film in part because the metal nanoparticles 1100-1109 can be easier to clean from portions of the channel where metal nanoparticles are not desirable in order to prevent two or more floating gates from shorting together. Additionally, the metal nanoparticles 1100-1109 can be infused into the polysilicon floating gate material more easily than a metal film. In one embodiment, the nanoparticles can define the charge storage area of each memory cell.
The metal nanoparticles added to the floating gate can include at least one of the following: ruthenium (Ru), ruthenium oxide (RuOx), titanium nitride (TiN), titanium aluminum nitride (TiAlN), tungsten nitride (WN), tungsten carbon nitride (WCN), tungsten silicide (WSix), tantalum nitride (TaN), tantalum aluminum nitride (TaAlN), ruthenium silicide (RuSi), hafnium silicide (HfSi), hafnium (Hf), zirconium (Zr), zirconium silicide (ZrSi), cobalt silicide (CoSi), or nickel silicide (NiSi). These metals are for purposes of illustration only as the present embodiments are not limited to any one metal.
Accordingly, the metal along an interface between the tunnel dielectric and the floating gate material in a memory cell in the vertical strings of memory cells can comprise:
The resulting structure illustrated in
The memory device 1800 is coupled to an external controller 1810 (e.g., microprocessor). The external controller 1810 can be configured to transmit commands (e.g., write, read) and control signals to the memory device 1800.
The memory device 1800 includes an array 1830 of memory cells (e.g., NAND architecture non-volatile memory cells). The memory array 1830 is arranged in banks of word line rows and bit line columns. In one embodiment, the columns of the memory array 1830 can comprise the vertical strings of memory cells.
Address buffer circuitry 1840 is provided to latch address signals provided through I/O circuitry 1860 from the external controller 1810. Address signals are received and decoded by a row decoder 1844 and a column decoder 1846 to access the memory array 1830. A row buffer 1873 can be used to buffer data prior to input to the memory array 1830.
The memory device 1800 reads data in the memory array 1830 by sensing voltage or current changes in the memory array columns using sense circuitry/page buffers 1850. The sense circuitry/page buffers 1850 are coupled to read and latch a row of data from the memory array 1830. Data are input and output through the I/O circuitry 1860 for bidirectional data communication as well as the address communication over a plurality of data connections 1862 with the controller 1810. Write circuitry 1855 is provided to write data to the memory array 1830.
Control circuitry 1870 decodes signals provided on a control interface 1872 from the external controller 1810. These signals are used to control the operations of the memory device 1800, including data sense (e.g., read), data write (e.g., program), and erase operations. The control circuitry 1870 may be a state machine, a sequencer, or some other type of control circuitry that is configured to control generation of memory control signals.
One or more embodiments can provide a planar memory cell structure in a vertical (e.g., three dimensional) string of memory cell that can increase memory density from horizontally formed memory cells. By integrating metal nano-particles on and/or infused into the floating gate structure, performance enhancements may be achieved.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations of the invention will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations of the invention.
This application is a divisional of U.S. application Ser. No. 13/894,631, filed May 15, 2013, which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
6063666 | Chang | May 2000 | A |
7829935 | Makihara | Nov 2010 | B2 |
8437192 | Lung et al. | May 2013 | B2 |
8507976 | Joo | Aug 2013 | B2 |
9041090 | Simsek-Ege et al. | May 2015 | B2 |
20070004140 | Jang et al. | Jan 2007 | A1 |
20080009113 | Shimizu et al. | Jan 2008 | A1 |
20080179659 | Enda et al. | Jul 2008 | A1 |
20090230454 | Pekny | Sep 2009 | A1 |
20090289297 | Kim et al. | Nov 2009 | A1 |
20090310425 | Sim et al. | Dec 2009 | A1 |
20100013049 | Tanaka | Jan 2010 | A1 |
20100019310 | Sakamoto | Jan 2010 | A1 |
20100044776 | Ishiduki | Feb 2010 | A1 |
20100059811 | Sekine | Mar 2010 | A1 |
20100171162 | Katsumata et al. | Jul 2010 | A1 |
20100237402 | Sekine | Sep 2010 | A1 |
20110059595 | Jung | Mar 2011 | A1 |
20110090737 | Yoo | Apr 2011 | A1 |
20110193153 | Higuchi et al. | Aug 2011 | A1 |
20110316064 | Kim et al. | Dec 2011 | A1 |
20120012921 | Liu | Jan 2012 | A1 |
20120068247 | Lee et al. | Mar 2012 | A1 |
20120175697 | Hall et al. | Jul 2012 | A1 |
20120184078 | Kiyotoshi | Jul 2012 | A1 |
20120211823 | Lim | Aug 2012 | A1 |
20120220088 | Alsmeier | Aug 2012 | A1 |
20120231593 | Joo et al. | Sep 2012 | A1 |
20120241842 | Matsuda | Sep 2012 | A1 |
20120329224 | Kong et al. | Dec 2012 | A1 |
20130087843 | Han | Apr 2013 | A1 |
20140061750 | Kwon | Mar 2014 | A1 |
20140252447 | Lee | Sep 2014 | A1 |
20140339621 | Simsek-Ege et al. | Nov 2014 | A1 |
Entry |
---|
“International Application Serial No. PCT/US2014/011228, International Search Report and Written Opinion dated Apr. 30, 2014”, 17 pgs. |
U.S. Appl. No. 13/894,481, filed May 15, 2013, Micron Matter. |
U.S. Appl. No. 13/894,631 U.S. Pat. No. 9,041,090, filed May 15, 2013, Methods for Forming a String of Memory Cells and Apparatuses Having a Vertical String of Memory Cells Including Metal. |
Number | Date | Country | |
---|---|---|---|
20150243671 A1 | Aug 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 13894631 | May 2013 | US |
Child | 14707749 | US |