Claims
- 1. A method of fabricating a gallium nitride semiconductor layer comprising the steps of:
masking an underlying gallium nitride layer with a mask that includes an array of openings therein; and growing the underlying gallium nitride layer through the array of openings and onto the mask to thereby form an overgrown gallium nitride semiconductor layer.
- 2. A method according to claim 1 wherein the growing step is followed by the step of forming microelectronic devices in the overgrown gallium nitride semiconductor layer.
- 3. A method according to claim 1 wherein the growing step comprises the step of growing the underlying gallium nitride layer through the array of openings and onto the mask until the grown gallium nitride layer coalesces on the mask to form a continuous overgrown monocrystalline gallium nitride semiconductor layer.
- 4. A method according to claim 1 wherein the growing step comprises the step of growing the underlying gallium nitride layer using metalorganic vapor phase epitaxy.
- 5. A method according to claim 1 wherein the masking step is preceded by the step of forming the underlying gallium nitride layer on a substrate.
- 6. A method according to claim 5 wherein the forming step comprises the steps of:
forming a buffer layer on a substrate; and forming the underlying gallium nitride layer on the buffer layer opposite the substrate.
- 7. A method according to claim 1 wherein the masking step comprises the step of.
masking the underlying gallium nitride layer with a mask that includes an array of stripe openings therein, the stripe openings extending along a <1{overscore (1)}00> direction of the underlying gallium nitride layer.
- 8. A method according to claim 1 wherein the underlying gallium nitride layer includes a predetermined defect density, and wherein the step of growing the underlying gallium nitride layer through the array of openings and onto the mask to thereby form an overgrown gallium nitride semiconductor layer comprises the steps of:
vertically growing the underlying gallium nitride layer through the array of openings while propagating the predetermined defect density; and laterally growing the underlying gallium nitride layer from the array of openings onto the mask to thereby form an overgrown gallium nitride semiconductor layer of lower defect density than the predetermined defect density.
- 9. A method according to claim 1 wherein the growing step comprises the step of growing the underlying gallium nitride layer using metalorganic vapor phase epitaxy of triethylgallium at 13-39 μmol/min and ammonia at 1500 sccm at a temperature of 1000° C.-1100° C.
- 10. A method according to claim 7 wherein the growing step comprises the step of growing the underlying gallium nitride layer using metalorganic vapor phase epitaxy of triethylgallium at 26 μmol/min and ammonia at 1500 sccm at a temperature of 1100° C.
- 11. A method of fabricating a gallium nitride semiconductor layer comprising the steps of:
laterally growing an underlying gallium nitride layer to thereby form a laterally grown gallium nitride semiconductor layer; and forming microelectronic devices in the laterally grown gallium nitride semiconductor layer.
- 12. A method according to claim 11 wherein the laterally growing step comprises the step of laterally growing the underlying gallium nitride layer until the laterally grown gallium nitride layer coalesces to form a continuous laterally grown monocrystalline gallium nitride semiconductor layer.
- 13. A method according to claim 11 wherein the laterally growing step comprises the step of laterally growing the underlying gallium nitride layer using metalorganic vapor phase epitaxy.
- 14. A method according to claim 11 wherein the laterally growing step comprises the step of laterally overgrowing the underlying gallium nitride layer.
- 15. A method according to claim 11 wherein the underlying gallium nitride layer includes a predetermined defect density, and wherein the laterally growing step comprises the step of:
laterally growing the underlying gallium nitride layer to thereby form a laterally grown gallium nitride semiconductor layer of lower defect density than the predetermined defect density.
- 16. A gallium nitride semiconductor structure comprising:
an underlying gallium nitride layer; a patterned layer that includes an array of openings therein, on the underlying gallium nitride layer; a vertical gallium nitride layer that extends from the underlying gallium nitride layer and through the array of openings; and a lateral gallium nitride layer that extends from the vertical gallium nitride layer onto the patterned layer opposite the underlying gallium nitride layer.
- 17. A structure according to claim 16 further comprising:
a plurality of microelectronic devices in the lateral gallium nitride layer.
- 18. A structure according to claim 16 wherein the lateral gallium nitride layer is a continuous monocrystalline gallium nitride semiconductor layer.
- 19. A structure according to claim 16 further comprising a substrate, and wherein the underlying gallium nitride layer is on the substrate.
- 20. A structure according to claim 19 further comprising a buffer layer between the substrate and the underlying gallium nitride layer.
- 21. A structure according to claim 16 wherein the patterned layer includes an array of openings therein, the openings extending along a <1{overscore (1)}00> direction of the underlying gallium nitride layer.
- 22. A structure according to claim 16 wherein the underlying gallium nitride layer includes a predetermined defect density, wherein the vertical gallium nitride layer includes the predetermined defect density, and wherein the lateral gallium nitride semiconductor layer is of lower defect density than the predetermined defect density.
- 23. A monocrystalline gallium nitride layer of a predetermined defect density, including a plurality of spaced apart regions of lower defect density than the predetermined defect density.
- 24. A layer according to claim 23 wherein the predetermined defect density is at least 108 cm−2 and wherein the lower defect density is less than 104 cm−2.
- 25. A layer according to claim 23 wherein the spaced apart regions are stripes that extend along a <1{overscore (1)}00> direction of the layer.
- 26. A gallium nitride semiconductor structure comprising:
an underlying gallium nitride layer; a lateral gallium nitride layer that extends from the underlying gallium nitride layer; and a plurality of microelectronic devices in the lateral gallium nitride layer.
- 27. A structure according to claim 26 further comprising:
a vertical gallium nitride layer between the underlying gallium nitride layer and the lateral gallium nitride layer.
- 28. A structure according to claim 26 wherein the lateral gallium nitride layer is a continuous monocrystalline gallium nitride semiconductor layer.
- 29. A structure according to claim 26 further comprising a substrate, and wherein the underlying gallium nitride layer is on the substrate.
- 30. A structure according to claim 29 further comprising a buffer layer between the substrate and the underlying gallium nitride layer.
- 31. A structure according to claim 26 wherein the underlying gallium nitride layer includes a predetermined defect density, and wherein the lateral gallium nitride semiconductor layer is of lower defect density than the predetermined defect density.
FEDERALLY SPONSORED RESEARCH
[0001] This invention was made with Government support under Office of Naval Research Contact No. N00014-96-1-0765. The Government has certain rights to this invention.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09525721 |
Mar 2000 |
US |
Child |
09780069 |
Feb 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09032190 |
Feb 1998 |
US |
Child |
09525721 |
Mar 2000 |
US |