Claims
- 1. A method of fabricating a gallium nitride semiconductor layer comprising the steps of:
masking an underlying gallium nitride layer with a first mask that includes a first array of openings therein; growing the underlying gallium nitride layer through the first array of openings and onto the mask to thereby form a first overgrown gallium nitride semiconductor layer; masking the first overgrown gallium nitride layer with a second mask that includes a second array of openings therein, the second array of openings being laterally offset from the first array of openings; and growing the first overgrown gallium nitride layer through the second array of openings and onto the second mask, to thereby form a second overgrown gallium nitride semiconductor layer.
- 2. A method according to claim 1 wherein the step of growing the first overgrown gallium nitride layer is followed by the step of forming microelectronic devices in the second overgrown gallium nitride semiconductor layer.
- 3. A method according to claim 1 wherein the step of growing the first overgrown gallium nitride layer comprises the step of growing the first overgrown gallium nitride layer through the second array of openings and onto the second mask until the second overgrown gallium nitride layer coalesces on the second mask to form a continuous overgrown monocrystalline gallium nitride semiconductor layer.
- 4. A method according to claim 1 wherein the growing steps comprise the steps of growing the underlying gallium nitride layer and growing the first overgrown gallium nitride layer using metalorganic vapor phase epitaxy.
- 5. A method according to claim 1 wherein the first masking step is preceded by the step of forming the underlying gallium nitride layer on a substrate.
- 6. A method according to claim 5 wherein the forming step comprises the steps of:
forming a buffer layer on a substrate; and forming the underlying gallium nitride layer on the buffer layer opposite the substrate.
- 7. A method according to claim 1 wherein the first and second masking steps comprise the steps of:
masking the underlying gallium nitride layer and the first overgrown gallium nitride layer with a first mask and a second mask respectively, that include respective first and second arrays of stripe openings therein, the stripe openings extending along a <1{overscore (1)}00> direction of the underlying gallium nitride layer.
- 8. A method according to claim 1 wherein the underlying gallium nitride layer includes a predetermined defect density, and wherein the step of growing the underlying gallium nitride layer through the first array of openings and onto the mask to thereby form a first overgrown gallium nitride semiconductor layer comprises the steps of:
vertically growing the underlying gallium nitride layer through the first array of openings while propagating the predetermined defect density; and laterally growing the underlying gallium nitride layer from the first array of openings onto the first mask to thereby form a first overgrown gallium nitride semiconductor layer of lower defect density than the predetermined defect density.
- 9. A method according to claim 8 wherein the step of growing the first overgrown gallium nitride layer comprises the steps of:
vertically growing the first overgrown gallium nitride semiconductor layer through the second array of openings; and laterally growing the first overgrown gallium nitride semiconductor layer from the second array of openings onto the second mask, to thereby form a second overgrown gallium nitride semiconductor layer of lower defect density than the predetermined defect density.
- 10. A method according to claim 1 wherein the underlying gallium nitride layer includes a predetermined defect density, and wherein the second overgrown gallium nitride semiconductor layer is of lower defect density than the predetermined defect density.
- 11. A method according to claim 1 wherein the growing steps comprise the steps of growing the underlying gallium nitride layer and growing the first overgrown gallium nitride layer using metalorganic vapor phase epitaxy of triethylgallium at 13-39 μmol/min and ammonia at 1500 sccm at a temperature of 1000° C.-1100° C.
- 12. A method according to claim 7 wherein the steps of growing the underlying gallium nitride layer and growing the first overgrown gallium nitride layer comprise the steps of growing the underlying gallium nitride layer and the first overgrown gallium nitride layer using metalorganic vapor phase epitaxy of triethylgallium at 26 μmol/min and ammonia at 1500 sccm at a temperature of 1100° C.
- 13. A method of fabricating a gallium nitride semiconductor layer comprising the steps of:
laterally growing an underlying gallium nitride layer to thereby form a first laterally grown gallium nitride semiconductor layer; and laterally growing the first laterally grown gallium nitride layer, to thereby form a second laterally grown gallium nitride semiconductor layer.
- 14. A method according to claim 13 wherein the step of laterally growing the first laterally grown gallium nitride layer is followed by the step of forming microelectronic devices in the second laterally grown gallium nitride semiconductor layer.
- 15. A method according to claim 13 wherein the step of laterally growing the first laterally grown gallium nitride layer comprises the step of laterally growing the first laterally grown gallium nitride layer until the second laterally grown gallium nitride layer coalesces to form a continuous laterally grown monocrystalline gallium nitride semiconductor layer.
- 16. A method according to claim 13 wherein the laterally growing steps comprise the steps of laterally growing the underlying gallium nitride layer and laterally growing the first laterally grown gallium nitride layer using metalorganic vapor phase epitaxy.
- 17. A method according to claim 13 wherein the step of laterally growing the first laterally grown gallium nitride layer comprises the step of laterally overgrowing the first laterally grown gallium nitride layer.
- 18. A method according to claim 13 wherein the underlying gallium nitride layer includes a predetermined defect density, and wherein the step of laterally growing the first laterally grown gallium nitride layer comprises the step of:
laterally growing the first laterally grown gallium nitride semiconductor layer, to thereby form a second laterally grown gallium nitride semiconductor layer of lower defect density than the predetermined defect density.
- 19. A gallium nitride semiconductor structure comprising:
an underlying gallium nitride layer; a first patterned layer that includes a first array of openings therein, on the underlying gallium nitride layer; a first vertical gallium nitride layer that extends from the underlying gallium nitride layer and through the first array of openings; a first lateral gallium nitride layer that extends from the first vertical gallium nitride layer onto the first patterned layer opposite the underlying gallium nitride layer; a second patterned layer that includes a second array of openings therein, on the first lateral gallium nitride layer, the second array of openings being laterally offset from the first array of openings; a second vertical gallium nitride layer that extends from the first lateral gallium nitride layer and through the second array of openings; and a second lateral gallium nitride layer that extends from the second vertical gallium nitride layer onto the second patterned layer opposite the first lateral gallium nitride layer
- 20. A structure according to claim 19 further comprising:
a plurality of microelectronic devices in the second lateral gallium nitride layer.
- 21. A structure according to claim 19 wherein the second lateral gallium nitride layer is a continuous monocrystalline gallium nitride semiconductor layer.
- 22. A structure according to claim 19 further comprising a substrate, and wherein the underlying gallium nitride layer is on the substrate.
- 23. A structure according to claim 22 further comprising a buffer layer between the substrate and the underlying gallium nitride layer.
- 24. A structure according to claim 19 wherein the first and second arrays of openings extend along a <1{overscore (1)}00> direction of the underlying gallium nitride layer.
- 25. A structure according to claim 19 wherein the underlying gallium nitride layer includes a predetermined defect density and wherein the second vertical gallium nitride layer and the second lateral gallium nitride semiconductor layer are of lower defect density than the predetermined defect density.
- 26. A continuous monocrystalline gallium nitride layer on an underlying gallium nitride layer of a predetermined defect density, the continuous monocrystalline gallium nitride layer having lower defect density than the predetermined defect density.
- 27. A layer according to claim 26 wherein the predetermined defect density is at least 108 cm−2 and wherein the lower defect density is less than 104 cm−2.
- 28. A gallium nitride semiconductor structure comprising:
an underlying gallium nitride layer; a first lateral gallium nitride layer that extends from the underlying gallium nitride layer; a second lateral gallium nitride layer that extends from the first lateral gallium nitride layer; and a plurality of microelectronic devices in the second lateral gallium nitride layer.
- 29. A structure according to claim 28 wherein the second lateral gallium nitride layer is a continuous monocrystalline gallium nitride semiconductor layer.
- 30. A structure according to claim 28 further comprising a substrate, and wherein the underlying gallium nitride layer is on the substrate.
- 31. A structure according to claim 28 wherein the underlying gallium nitride layer includes a predetermined defect density and wherein the second lateral gallium nitride semiconductor layer is of lower defect density than the predetermined defect density.
- 32. A structure according to claim 13 further comprising:
a first vertical gallium nitride layer between the underlying gallium nitride layer and the first lateral gallium nitride layer; and a second vertical gallium nitride layer between the first lateral gallium nitride layer and the second lateral gallium nitride layer.
FEDERALLY SPONSORED RESEARCH
[0001] This invention was made with Government support under Office of Naval Research Contact No. N00014-96-1-0765. The Government has certain rights to this invention.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09031843 |
Feb 1998 |
US |
Child |
09780071 |
Feb 2001 |
US |