Claims
- 1. A method of fabricating an integrated circuit multilayer gate electrode, comprising the steps of:forming an insulating film on an integrated circuit substrate; forming a first conductive layer on the insulating film; forming a second conductive layer on the first conductive layer; and patterning the second and first conductive layers and thinning the insulating film that is outside the second conductive layer to form a multilayer gate electrode such that the patterned second conductive layer is wider than the patterned first conductive layer and the insulating film is thicker beneath the second conductive layer compared to outside the second conductive layer; wherein the patterning step comprises the step of wet etching the first conductive layer.
- 2. A method according to claim 1 wherein the patterning step is followed by the step of forming a sidewall spacer on the ends of the patterned first and second conductive layers.
- 3. A method according to claim 1:wherein the step of forming a first conductive layer comprises the step of forming a first conductive layer comprising titanium nitride; wherein the step of forming a second conductive layer comprises the step of forming a second conductive layer which is selected from the group consisting of tungsten, copper and titanium silicide; and wherein the wet etching step comprises the step of wet etching in an etching solution comprising hydrogen peroxide.
- 4. A method according to claim 3 wherein the wet etching step comprises the step of wet etching in an etching solution comprising hydrogen peroxide and sulfuric acid.
- 5. A method of fabricating an integrated circuit field effect transistor comprising the steps of:forming on an integrated circuit substrate, an insulating film, and a multilayer gate electrode comprising a first conductive layer on the insulating film and a second conductive layer on the first conductive layer; implanting ions into the integrated circuit substrate using the multilayer gate electrode as a mask, to form spaced apart first source/drain regions in the integrated circuit substrate; wet etching the first conductive layer so that it is recessed relative to the second conductive layer; forming a sidewall spacer on the ends of the first and second conductive layers; and implanting ions into the integrated circuit substrate using the sidewall spacer as a mask, to form spaced apart second source/drain regions of higher doping concentration than the first source/drain regions.
- 6. A method according to claim 5:wherein the step of forming a first conductive layer comprises the step of forming a first conductive layer comprising titanium nitride; wherein the step of forming a second conductive layer comprises the step of forming a second conductive layer which is selected from the group consisting of tungsten, copper and titanium silicide; and wherein the wet etching step comprises the step of wet etching in an etching solution comprising hydrogen peroxide.
- 7. A method according to claim 6 wherein the wet etching step comprises the step of wet etching in an etching solution comprising hydrogen peroxide and sulfuric acid.
- 8. A method according to claim 7 wherein the wet etching step comprises the step of wet etching in an etching solution comprising six parts hydrogen peroxide to one part sulfuric acid.
- 9. A method according to claim 5 wherein the sidewall spacer forming step comprises the step of forming a silicon dioxide or silicon nitride sidewall spacer.
- 10. A method according to claim 5 wherein the step of forming an insulating film and a multilayer gate electrode comprises thinning the insulating film that is outside the second conductive layer such that the insulating film is thicker beneath the second conductive layer compared to outside the second conductive layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
96/20358 |
Jun 1996 |
KR |
|
Parent Case Info
This is a division of application No. 08/853,806 filed May 9, 1997.
US Referenced Citations (11)