Claims
- 1. A method for fabricating memory cells comprising:
providing a substrate; forming a tunnel oxide layer over at least a portion of the substrate; forming a first polysilicon layer over at least a portion of the substrate; patterning the first polysilicon layer; forming a dielectric layer over at least a portion of the substrate; forming a second polysilicon layer over at least a portion of the substrate; patterning the second polysilicon layer; patterning one or more of the formed layers for a drain; implanting the drain with a first dopant; patterning one or more of the formed layers for a source; implanting the source with a second dopant; implanting the source with a third dopant; depositing a phosphorous doped oxide layer having a thickness and a concentration over the substrate; selectively removing portions of the phosphorous doped oxide layer leaving substantially vertical portions of the phosphorous doped oxide layer; and performing a source/drain reoxidation.
- 2. The method of claim 1, wherein selectively removing portions of the phosphorous doped oxide layer utilizes an anisotropic etch.
- 3. The method of claim 1, wherein the substantially vertical portions are sidewalls of the memory cells.
- 4. The method of claim 1, wherein the memory cells utilize shallow trench isolation.
- 5. The method of claim 1, wherein the first polysilicon layer is a floating gate.
- 6. The method of claim 1, wherein the dielectric layer is an oxide-nitride-oxide.
- 7. The method of claim 1, wherein the second polysilicon layer is a wordline.
- 8. The method of claim 1, wherein the elements are performed in-order.
- 9. The method of claim 1, wherein individually said first dopant, said second dopant, and said third dopant is a material selected from arsenic, boron, phosphor, an element from Group III and V of the periodic table, and combinations thereof.
- 10. The method of claim 1, wherein said thickness of said phosphorous doped oxide layer is from about 25 Å to about 500 Å.
- 11. The method of claim 1, wherein said concentration is a phosphorous concentration from about 1% to about 6%.
- 12. The method of claim 1, wherein said substrate is selected from silicon, gallium arsenide, germanium, and combination thereof.
- 13. The method of claim 1, wherein said dielectric layer is formed over at least said first poly layer.
- 14. The method of claim 1, wherein said second polysilicon layer is formed over at least said dielectric layer.
- 15. The method of claim 1, wherein said second polysilicon layer includes a metal silicide.
- 16. The method of claim 1, wherein said depositing said phosphorous doped oxide layer is by chemical vapor deposition or spin on glass.
- 17. The method of claim 1, wherein the first dopant is boron, the second dopant is phosphor, and the third dopant is arsenic.
- 18. The method of claim 1, further comprising implanting said source and drain with a fourth dopant.
- 19. The method of claim 18, further comprising performing a source/drain anneal.
- 20. The method of claim 18, wherein individually said first dopant, said second dopant, said third dopant, and said fourth dopant is a material selected from arsenic, boron, phosphor, an element from Group III and V of the periodic table, and combinations thereof.
- 21. A method for fabricating memory cells comprising;
providing a substrate; forming a tunnel oxide layer over at least a portion of the substrate; forming a first polysilicon layer over at least a portion of the tunnel oxide layer; patterning the first polysilicon layer; forming a dielectric layer over at least a portion of the first polysilicon layer; forming a second polysilicon layer over at least a portion of the dielectric layer; patterning the second polysilicon layer; patterning one or more of the formed layers for a drain; implanting the drain with boron; patterning one or more of the formed layers for a source; implanting the source with phosphor; implanting the source with arsenic; depositing a phosphorous doped oxide layer having a thickness and a concentration over the substrate; selectively removing portions of the phosphorous doped oxide layer leaving substantially vertical portions of the phosphorous doped oxide layer; performing a source/drain reoxidation; implanting the source and the drain with arsenic; and performing a source/drain anneal.
- 22. The method of claim 21, wherein selectively removing portions of the phosphorous doped oxide layer utilizes an anisotropic etch.
- 23. The method of claim 21, wherein the substantially vertical portions are sidewalls of the memory cells.
- 24. The method of claim 21, wherein the memory cells utilize shallow trench isolation.
- 25. The method of claim 21, wherein the first polysilicon layer is a floating gate.
- 26. The method of claim 21, wherein the dielectric layer is an oxide-nitride-oxide.
- 27. The method of claim 21, wherein the second polysilicon layer is a wordline.
- 28. The method of claim 21, wherein the elements are performed in-order.
- 29. The method of claim 21, wherein said substrate is selected from silicon, gallium arsenide, germanium, and combination thereof.
- 30. The method of claim 21, wherein said dielectric layer is formed over at least said first poly layer.
- 31. The method of claim 21, wherein said second polysilicon layer is formed over at least said dielectric layer.
- 32. The method of claim 21, wherein said second polysilicon layer includes a metal silicide.
- 33. The method of claim 21, wherein said depositing said phosphorous doped oxide layer is by chemical vapor deposition or spin on glass.
- 34. The method of claim 21, wherein said thickness of said phosphorous doped oxide layer is from about 25 Å to about 500 Å.
- 35. The method of claim 21, wherein said concentration is a phosphorous concentration from about 1% to about 6%.
- 36. A method for increasing dopant concentration along vertical surfaces of a memory cell structure of a substrate comprising:
doping one or more horizontal surfaces of said memory cell to a first dopant concentration; doping one or more vertical surfaces of said memory cell coupled to said one or more horizontal surfaces to a second dopant concentration, said second dopant concentration being lower than said first dopant concentration; and forming one or more vertical phosphorous doped oxide layers over said one or more vertical surfaces, said one or more vertical phosphorous doped oxide layers having an additional dopant concentration.
- 37. The method of claim 36, wherein said additional dopant concentration and said second dopant concentration produce an effective dopant concentration.
- 38. The method of claim 37, wherein said effective dopant concentration is substantially equal to the first dopant concentration.
- 39. The method of claim 36, wherein the additional dopant concentration, the second dopant concentration, and the first dopant concentration are selected to provide a desired resistance.
- 40. The method of claim 36, further comprising subjecting said substrate to re-oxidation.
- 41. The method of claim 36, further comprising etching said substrate.
- 42. The method of claim 36, further comprising removing said phosphorous doped oxide from said one or more horizontal surface so that said one or more phosphorous doped oxide layers remains only on said one or more vertical surfaces.
- 43. The method of claim 40, wherein said doping is prior to said re-oxidation.
- 44. The method of claim 40, wherein said re-oxidation increases doping in said one or more vertical surfaces from phosphorus diffusing out of said one or more phosphorous doped oxide layers.
- 45. The method of claim 40, wherein said re-oxidation forms a re-oxidation oxide layer over said one or more phosphorous doped oxide layers and said one or more horizontal surfaces.
- 46. The method of claim 40, wherein said re-oxidation is accomplished by thermal re-oxidation.
- 47. The method of claim 36, wherein said one or more phosphorous doped oxide layers has a thickness in the range of about 25 Å to about 500 Å.
- 48. The method of claim 36, wherein said additional dopant concentration is a phosphorous concentration from about 1% to about 6%.
- 49. The method of forming a flash memory device on a substrate having an increased dopant concentration along vertical surfaces, comprising:
providing a substrate; forming a self align source having one or more horizontal surfaces substantially planar to the substrate with a first dopant concentration, one or more vertical surfaces substantially perpendicular and coupled to the one or more horizontal surfaces with a second dopant concentration, said second dopant concentration being lower than said first dopant concentration, and a first one or more substantially vertical phosphorous doped oxide layers formed over the one or more vertical surfaces; forming a tunnel oxide layer over at least a portion of the self aligned source; forming a floating gate layer over at least a portion of said tunnel oxide layer; forming a dielectric layer over at least a portion of said floating gate layer; forming a wordline poly layer over at least a portion of said dielectric layer; forming a fielding isolation oxide layer over at least a portion of said wordline poly layer; patterning one or more of the formed layers to from substantially vertical surfaces; and forming a second one or more substantially vertical phosphorous doped oxide layers on said substantially vertical surfaces, said first and second one or more substantially vertical phosphorous doped oxide layers having an additional dopant concentration.
- 50. The method of claim 49, wherein said substantially vertical phosphorous doped oxide layers have a thickness in the range of about 25 Å to about 500 Å.
- 51. The method of claim 49, wherein said additional dopant concentration is a phosphorous concentration from about 1% to about 6%.
- 52. The method of claim 49, wherein said additional dopant concentration and said second dopant concentration produce an effective dopant concentration.
- 53. The method of claim 52, wherein said effective dopant concentration is substantially equal to the first dopant concentration.
- 54. The method of claim 49, wherein the additional dopant concentration, the second dopant concentration, and the first dopant concentration are selected to provide a desired resistance.
- 55. The method of claim 49, further comprising subjecting said substrate to re-oxidation.
- 56. The method of claim 49, further comprising etching said substrate.
- 57. The method of claim 49, further comprising utilizing shallow trench isolation.
- 58. The method of claim 49, wherein the floating gate layer is a lightly doped polysilicon layer.
- 59. The method of claim 49, wherein the dielectric layer is an oxide-nitride-oxide.
- 60. The method of claim 49, wherein the wordline layer is a polysilicon with a metal silicide.
- 61. The method of claim 49, wherein said substrate is selected from silicon, gallium arsenide, germanium, and combination thereof.
- 62. The method of claim 49, further comprising performing a source/drain anneal.
- 63. The method of claim 49, wherein forming includes depositing, doping, and patterning one or more said formed layers, wherein individually said first, second, and additional dopant concentrations is for a material selected from arsenic, boron, phosphor, an element from Group III and V of the periodic table, and combinations thereof.
- 64. The method of claim 63, wherein said depositing is by chemical vapor deposition or spin on glass.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a second division of U.S. patent application Ser. No. 09/769,162 filed Jan. 24, 2001.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09769162 |
Jan 2001 |
US |
Child |
10143450 |
May 2002 |
US |