Claims
- 1. A method of fabricating memory cells comprising:
providing a substrate; forming a structure on a substrate; providing a phosphorous doped oxide layer over the substrate; selectively removing portions of the phosphorous doped oxide layer leaving substantially vertical portions of the phosphorous doped oxide layer in contact with vertical surfaces of the structure, and leaving substantially horizontal portions of the phosphorous doped oxide layer in contact with the substrate; and performing re-oxidization on the substrate to produce a desired re-oxidation oxide profile width which is less than a width of a re-oxidation oxide profile that can be provided in the absence of the phosphorous doped oxide layer.
- 2. The method of claim 1 further comprising selecting a thickness and phosphorus concentration of the phosphorous doped oxide layer to produce the desired re-oxidation oxide profile width, which correlates to at least a desired erase rate.
- 3. The method of claim 1, wherein selectively removing horizontal surfaces utilizes a directional plasma etch.
- 4. The method of claim 1, wherein the vertical surfaces comprise sidewalls along trench isolation area interfaces found along a self aligned source.
- 5. The method of claim 1, wherein the vertical surfaces comprise sidewalls of a gate structure of a memory cell.
- 6. The method of claim 1, wherein said structure comprises a tunnel oxide layer, a polysilicon layer, and a dielectric layer.
- 7. The method of claim 1, wherein said structure comprises a tunnel oxide layer overlain with first and second polysilicon layers, and a dielectric layer sandwiched between the first and second polysilicon layers.
- 8. The method of claim 1, wherein a thickness of the phosphorous doped oxide layer is in the range of about 25 Å to about 500 Å and a phosphorous concentration of the phosphorous doped oxide layer is in the range of about 1% to about 6%.
- 9. A method of fabricating memory cells comprising:
providing a substrate; forming a memory cell structure on the substrate; forming a self aligned source region and a drain region in the substrate juxtaposed to the memory cell structure; selecting a thickness and phosphorous concentration for a phosphorous doped oxide layer; depositing the phosphorous doped oxide layer over the substrate; selectively removing portions of the phosphorous doped oxide layer and leaving vertical surfaces of the phosphorous doped oxide layer abutting the memory cell structure, and horizontal surfaces of the phosphorous doped oxide layer in contact with a surface of the substrate; and forming a desired oxide profile width which is less than a width of an oxide profile that can be created in the absence of the phosphorous doped oxide layer.
- 10. The method of claim 9 further comprising selecting a thickness and a phosphorous concentration, wherein the thickness and phosphorous concentration correspond to desired program rate, erase rate, data retention parameters, and self aligned source resistance.
- 11. The method of claim 9 further comprising selecting a thickness in the range of about 25 Å to about 500 Å and a phosphorous concentration in the range of about 1% to about 6%.
- 12. The method of claim 9, wherein said forming the desired re-oxidation oxide profile width is created by reoxidation.
- 13. A method for fabricating memory cells comprising:
forming a self aligned source region in a substrate; depositing a layer of phosphorous doped oxide over the substrate; selectively removing portions of the phosphorous doped oxide layer but leaving portions of the phosphorous doped oxide layer in contact with the substrate in at least the self align source region; and performing re-oxidation on the substrate to form a desired oxide profile width which is less than a width of an oxide profile that can be provided in the absence of the phosphorous doped oxide layer.
- 14. The method of claim 13, wherein a thickness of the phosphorous doped oxide layer is in the range of about 25 Å to about 500 Å and a phosphorous concentration of the phosphorous doped oxide layer is in the range of about 1% to about 6%.
- 15. A method for fabricating memory cells comprising:
doping a drain region in a substrate with a first dopant; doping a source region in the substrate with a second dopant; depositing a phosphorous doped oxide layer over and in contact with the substrate according to a desired thickness and a desired phosphorus concentration; selectively removing horizontal portions of the phosphorous doped oxide layer to form sidewalls in contact with the substrate; and performing re-oxidation on the substrate to form a desired oxide profile width which is less than a width of an oxide profile that can be created in the absence of the phosphorous doped oxide layer.
- 16. The method of claim 15 further comprises providing shallow trench isolation (STI) trenches, wherein said sidewalls are provide in said trenches.
- 17. The method of claim 15, wherein said sidewalls are formed at least above the source region.
- 18. The method of claim 15, wherein the first dopant comprises arsenic and the second dopant comprises arsenic, phosphorous, or a combination thereof.
- 19. The method of claim 15, wherein the thickness of the phosphorous doped oxide layer is in the range of about 25 Å to about 500 Å and the phosphorous concentration of the phosphorous doped oxide layer is in the range of about 1% to about 6%.
- 20. The method of claim 15 further comprising selecting an erase rate by the thickness and the phosphorous concentration of the phosphorous doped oxide layer.
- 21. A method of fabricating memory cells comprising:
defining a dimension of a memory cell on a substrate utilizing photolithography and plasma etching to provide steep walls in the substrate; fabricating a drain region on the substrate; fabricating a self aligned source region on the substrate; depositing a phosphorous doped oxide layer over the substrate having a thickness and a phosphorous concentration; etching the phosphorous doped oxide layer to form sidewalls in contact with the substrate in at least the self aligned source region adjacent the steep walls; and performing re-oxidation on the substrate to form a desired oxide profile width in the self aligned source region which is less than a width of an oxide profile that can be provided in the absence of the phosphorous doped oxide layer.
- 22. The method of claim 21, wherein fabricating a self aligned source region comprises:
blocking a drain side of the flash cell; performing an oxide dry etch in order to remove isolation oxide along the self aligned source region; implanting phosphor-31 to dope the self aligned source region; implanting arsenic-75 to dope the self aligned source region; and removing blocking from the drain side of the flash cell.
- 23. The method of claim 21, wherein fabricating a drain region comprises:
blocking a source side of the flash cell; implanting boron-I 1; and removing blocking from the source side.
- 24. The method of claim 21, wherein the thickness of the phosphorous doped oxide layer is in the range of about 25 Å to about 500 Å and the phosphorous concentration of the phosphorous doped oxide layer is in the range of about 1% to about 6%.
- 25. A method of memory cells comprising:
defining a dimension of a flash cell on a substrate utilizing photolithography and plasma etching to provide steep walls in the substrate; fabricating a drain in a drain region of the substrate by:
blocking a source region of the flash cell; implanting arsenic; and removing blocking from the source region; fabricating a self aligned source in the source region of the substrate by:
blocking the drain region of the flash cell; performing an oxide dry etch in order to remove isolation oxide along the self aligned source region; implanting phosphorous to dope the self aligned source; implanting arsenic to dope the self aligned source; and removing blocking from the drain region of the flash cell; selecting at least an erase rate by a desired thickness and a desired phosphorous concentration of a phosphorous doped oxide layer; using chemical vapor deposition to provide the phosphorous doped oxide layer having the desired thickness and the desired phosphorous concentration over and in places, in contact with the substrate; performing a directional plasma etch on the phosphorous doped oxide layer to form sidewalls in contact with both the substrate and the steep walls; and performing re-oxidation on the substrate to form a desired oxide profile width in the self aligned source region adjacent the steep walls which is less than a width of an oxide profile that can be provided in the absence of the phosphorous doped oxide sidewalls.
- 26. A method of fabricating memory cells comprising:
forming a self aligned source region and a drain region over a substrate; selecting a thickness and phosphorous concentration for a doped oxide layer; depositing the doped oxide layer over the substrate by means of chemical vapor deposition; selectively removing horizontal surfaces of the doped oxide layer while leaving vertical surfaces of the doped oxide layer, wherein the horizontal surfaces are substantially planar to a substrate surface, the vertical surfaces are substantially perpendicular to the substrate surface and the vertical surfaces comprise sidewalls of a memory cell; and performing re-oxidization on the substrate to provide a desired re-oxidation profile width which is less than a re-oxidation profile width that can be provided in the absence of the doped oxide layer.
- 27. The method of claim 26, wherein a thickness of the doped oxide layer is in the range of 25 Å to 500 Å.
- 28. The method of claim 26, wherein said phosphorous concentration of the doped oxide layer is in the range of about 1% to about 6%.
- 29. The method of claim 26, wherein selectively removing horizontal surfaces utilizes a directional plasma etch.
- 30. A method of fabricating memory cells comprising:
forming a self aligned source region in a substrate, said substrate having steep walls; forming a drain region in the substrate; depositing a layer of phosphorous doped oxide over and in places, in contact with the substrate; selectively removing portions of the phosphorous doped oxide layer, leaving remaining portions of the doped oxide layer in contact with the substrate adjacent the steep walls at least in the self aligned source region; and performing re-oxidization on the substrate to provides a desired re-oxidation profile width which is less than a re-oxidation profile width that can be provided in the absence of the phosphorous doped oxide layer.
- 31. The method of claim 30, wherein a thickness of the phosphorous doped oxide layer is in the range of 25 Å to 500 Å.
- 32. The method of claim 30, wherein said doped oxide layer has a phosphorous concentration in the range of about 1% to about 6%.
- 33. The method of claim 30, wherein selectively removing horizontal surfaces utilizes a directional plasma etch.
- 34. A method of fabricating memory cells comprising:
doping a drain region in a substrate with a first dopant; doping a source region in the substrate with a second dopant; depositing a doped oxide layer over the substrate according to a desired thickness and a desired phosphorus concentration used to provide at least a desired erasure rate; selectively removing horizontal portions of the doped oxide layer while leaving steep portions along steep exposed side-walls; and performing re-oxidization on the substrate to provide a desired oxide profile width which is less than an oxide profile width that can be provided in the absence of the doped oxide layer.
- 35. The method of claim 34, wherein a thickness of the doped oxide layer is in the range of 25 Å to 500 Å.
- 36. The method of claim 34, wherein said phosphorous concentration is in the range of about 1% to about 6%.
- 37. A method of fabricating memory cells comprising:
providing a substrate having a memory cell; doping one or more horizontal surfaces of said memory cell to a first dopant concentration; doping one or more vertical surfaces of said memory cell coupled to said one or more horizontal surfaces to a second dopant concentration, said second dopant concentration being lower than said first dopant concentration; and forming one or more phosphorous doped oxide sidewalls horizontally in contact with said substrate and vertically in contact with said one or more vertical surfaces of said memory cell, said one or more vertical phosphorous doped oxide sidewalls having an additional dopant concentration.
- 38. The method of claim 37, wherein said additional dopant concentration and said second dopant concentration produce an effective dopant concentration.
- 39. The method of claim 37, wherein said effective dopant concentration is substantially equal to the first dopant concentration.
- 40. The method of claim 37, wherein the additional dopant concentration, the second dopant concentration, and the first dopant concentration are selected to provide a desired resistance.
- 41. The method of claim 37 further comprising subjecting said substrate to re-oxidation.
- 42. The method of claim 37 further comprising etching said substrate.
- 43. The method of claim 37, wherein said doping is prior to said re-oxidation.
- 44. The method of claim 37, wherein said re-oxidation increases doping in said one or more vertical surfaces from phosphorus diffusing out of said one or more phosphorous doped oxide sidewalls.
- 45. The method of claim 37, wherein said re-oxidation forms a re-oxidation oxide layer over said one or more phosphorous doped oxide sidewalls and said one or more horizontal surfaces.
- 46. The method of claim 37, wherein said re-oxidation is accomplished by thermal re-oxidation.
- 47. The method of claim 37, wherein said sidewalls is formed by providing a phosphorous doped oxide layer having a thickness in the range of about 25 Å to about 500 Å, and etching said phosphorous doped oxide layer.
- 48. The method of claim 37, wherein said additional dopant concentration is a phosphorous concentration from about 1% to about 6%.
- 49. A method of fabricating memory cells comprising:
providing a substrate; forming a self align source having one or more horizontal surfaces substantially planar to the substrate with a first dopant concentration, one or more vertical surfaces substantially perpendicular and coupled to the one or more horizontal surfaces with a second dopant concentration, said second dopant concentration being lower than said first dopant concentration, and a first one or more substantially vertical phosphorous doped oxide layers formed over the one or more vertical surfaces; forming a tunnel oxide layer over at least a portion of the self aligned source; forming a floating gate layer over at least a portion of said tunnel oxide layer; forming a dielectric layer over at least a portion of said floating gate layer; forming a wordline poly layer over at least a portion of said dielectric layer; forming a fielding isolation oxide layer over at least a portion of said wordline poly layer; patterning one or more of the formed layers to from substantially vertical surfaces; and forming a second one or more substantially vertical phosphorous doped oxide layers vertically in contact with said substantially vertical surfaces and horizontally in contact with said substrate, said first and second one or more substantially vertical phosphorous doped oxide layers having an additional dopant concentration.
- 50. The method of claim 49, wherein said substantially vertical phosphorous doped oxide layers have a thickness in the range of about 25 Å to about 500 Å.
- 51. The method of claim 49, wherein said additional dopant concentration is a phosphorous concentration from about 1% to about 6%.
- 52. The method of claim 49, wherein said additional dopant concentration and said second dopant concentration produce an effective dopant concentration.
- 53. The method of claim 49, wherein said effective dopant concentration is substantially equal to the first dopant concentration.
- 54. The method of claim 49, wherein the additional dopant concentration, the second dopant concentration, and the first dopant concentration are selected to provide a desired resistance.
- 55. The method of claim 49 further comprising subjecting said substrate to re-oxidation.
- 56. The method of claim 49 further comprising etching said substrate.
- 57. The method of claim 49 further comprising utilizing shallow trench isolation.
- 58. The method of claim 49, wherein the floating gate layer is a lightly doped polysilicon layer.
- 59. The method of claim 49, wherein the dielectric layer is an oxide-nitride-oxide.
- 60. The method of claim 49, wherein the wordline layer is a polysilicon with a metal silicide.
- 61. The method of claim 49, wherein said substrate is selected from silicon, gallium arsenide, germanium, and combination thereof.
- 62. The method of claim 49 further comprising performing a source/drain anneal.
- 63. The method of claim 49, wherein forming includes depositing, doping, and patterning one or more said formed layers, wherein individually said first, second, and additional dopant concentrations is for a material selected from arsenic, boron, phosphor, an element from Group III and V of the periodic table, and combinations thereof.
- 64. The method of claim 49, wherein said depositing is by chemical vapor deposition or spin on glass.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 10/143,450, filed May 10, 2002, now U.S. Pat. No. ______, which was a divisional of U.S. patent application Ser. No. 09/769,162 filed Jan. 24, 2001.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09769162 |
Jan 2001 |
US |
Child |
10143450 |
May 2002 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10143450 |
May 2002 |
US |
Child |
10818564 |
Apr 2004 |
US |