Claims
- 1. A CMOS arrangement of transistors formed in a semiconductor substrate, said substrate being generally doped with P-type impurity and not comprising an epitaxial layer, said CMOS arrangement comprising a CMOS pair, said CMOS pair comprising a PMOS and a NMOS,
said PMOS comprising:
an N well having a relatively deep central portion and relatively shallow side portions, said relatively shallow side portions underlying a field oxide layer, said relatively deep central portion underlying a first opening in said field oxide layer, said N well having a first breakdown voltage relative to said P-type substrate; wherein a first vertical doping concentration profile of said relatively deep central portion of said N well comprises a first retrograde portion such that a first subsurface layer in said N well has a higher doping concentration than a first region on said first vertical doping concentration profile nearer said surface, and wherein said first subsurface layer is shallower under said field oxide layer than under said first opening in said field oxide layer; a first gate separated from said substrate by a first gate oxide layer; a P-type source region located at the surface of said substrate on one side of said first gate; and a P-type drain region located at the surface of said substrate on an opposite side of said first gate from said P-type source region, said P-type drain having a second breakdown voltage relative to said N well; electrical contacts to said gate, source, drain and N well regions of said PMOS; wherein said PMOS has a first maximum operating voltage, and a first field region of said substrate under said field oxide layer has a first field threshold voltage substantially greater than said first maximum operating voltage; said NMOS comprising: a P well having a relatively deep central portion and relatively shallow side portions, said relatively shallow side portions underlying the field oxide layer, said relatively deep central portion underlying a second opening in said field oxide layer, said P well being electrically shorted to surrounding P-type substrate; wherein a second vertical doping concentration profile of said relatively deep central portion of said P well comprises a second retrograde portion such that a second subsurface layer has a higher doping concentration than a second region on said second vertical doping concentration profile nearer said surface, and wherein said second subsurface layer is shallower under said field oxide layer than under said second opening in said field oxide layer; a second gate separated from said substrate by a second gate oxide layer; an N-type source region located at the surface of said substrate on one side of said second gate; and an N-type drain region located at the surface of said substrate on an opposite side of said second gate from said N-type source region, said N-type drain having a third breakdown voltage relative to said P well; electrical contacts to said gate, source, drain and P well regions of said NMOS; where said NMOS has a second maximum operating voltage; wherein said PMOS has a second maximum operating voltage, and a second field region of said substrate under said field oxide layer has a second field threshold voltage substantially greater than said second maximum operating voltage.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of application Ser. No. 10/262,567, filed Sep. 29, 2002, which is incorporated herein by reference in its entirety. This application is related to application Ser. No. 10/218,668, filed Aug. 14, 2002, and application Ser. No. 10/218,678, filed Aug. 14, 2002, each of which is incorporated herein by reference in its entirety.
Continuations (1)
|
Number |
Date |
Country |
Parent |
10262567 |
Sep 2002 |
US |
Child |
10767905 |
Jan 2004 |
US |