Claims
- 1. In a substrate of semiconductor material, a monolithic integrated circuit for providing a class D amplifier function comprising:
(a) a conditioning circuit having an input for receiving an audio input frequency signal and generating an output series of class D amplifier conditioning pulses representative of the amplitude and the frequency of the audio input signal, said output series of pulses having a frequency substantially greater than said audio frequency; (b) a bridge driver circuit having an input for receiving the output series of class D amplifier conditioning pulses and translating the voltage level of the pulses from the reference voltage to a driver voltage level, and means for generating a power MOSFET gate driver signal comprising a series of output driver pulses having pulse widths proportional to the sampled audio signal and pulse amplitudes at the driver voltage level; (c) a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level.
- 2. The integrated circuit of claim 1 wherein the conditioning circuit comprises means for receiving an audio frequency input signal, means for sampling the audio input signal at a frequency substantially greater than the highest audio frequency in the audio input signal, and means for comparing the sampled audio signal to a reference voltage signal to provide an output series of class D amplifier conditioning width modulated pulses, each pulse having the amplitude of the reference voltage signal and a width proportional to the amplitude of the sampled audio signal.
- 3. The integrated circuit of claim 1 wherein the conditioning circuit comprises means for receiving an audio frequency input signal, means for sampling the audio input signal at a frequency substantially greater than the highest audio frequency in the audio input signal, and means for generating an output series of class D amplifier density modulated pulses, each pulse having the amplitude of the reference voltage signal and a density proportional to the amplitude of the sampled audio signal.
- 4. The integrated circuit of claim 1 wherein the bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch, said power MOS switch comprising MOS transistors each MOS transistor comprising:
(a) four drain regions spaced from each other; (b) a common gate enclosing the drain regions; and (c) a source region centrally located among the drain regions, said source region comprising a pair of elongated source distribution regions disposed transverse to each other, adjacent the common enclosing gate and between adjacent drain regions.
- 5. The integrated circuit of claim 4 wherein the bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising an array of MOS transistors wherein said array comprises a waffle pattern of drain regions and gate regions and a source distribution region comprising:
a central source distribution region having first and second elongated source distribution regions disposed transverse to each other and defining four quadrants, each quadrant disposed between a first and second source distribution region; four drain regions, one drain region being located in each quadrant; and one or more gate regions separating the drain regions from the source distribution regions.
- 6. The integrated circuit of claim 5 wherein a common gate region encloses all said drain regions.
- 7. The integrated circuit of claim 6 wherein the gate region extends at least between drain regions in quadrants on one side of one of the source distribution regions.
- 8. The integrated circuit of claim 1 wherein the bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising:
an array of MOS devices, said array comprising alternating drain columns and source columns; each drain column comprising a plurality of separate drain regions closely spaced one from another; each source column comprising a continuous narrow elongated source distribution region extending the length of the column and a plurality of narrow source distribution branch regions connected to said elongated region and extending transversely from said elongated region at least partially between each separate drain region in each drain column adjacent to said source column; and a gate region separating the drain regions in each said drain column from the adjacent source distribution regions.
- 9. The integrated circuit of claim 8 wherein said gate region comprises doped polysilicon.
- 10. The integrated circuit of claim 9 wherein said doped polysilicon comprises a self-aligned silicide layer.
- 11. The integrated circuit of claim 10 wherein said silicide layer comprises a silicide of a metal selected from platinum, titanium, cobalt, and tungsten.
- 12. The integrated circuit of claim 11 wherein said metal is platinum.
- 13. The integrated circuit of claim 8 wherein each source distribution region in each source column is interconnected with every other source distribution region in every other column.
- 14. The integrated circuit of claim 8 wherein each drain region in a drain column is encompassed by a gate region.
- 15. The integrated circuit of claim 14 wherein each gate region encompassing each drain region in a drain column is connected to each adjacent gate region in that drain column by a polysilicon bridge.
- 16. The integrated circuit of claim 15 wherein said polysilicon bridge comprises a self-aligned metal silicide layer.
- 17. The integrated circuit of claim 8 further comprising a drain contact situated within each drain region.
- 18. The integrated circuit of claim 17 further comprising a source contact situated in each of the areas of intersection of said elongated source distribution regions with said branch regions.
- 19. The integrated circuit of claim 8 wherein the drain regions have a silicide layer.
- 20. The integrated circuit of claim 19 wherein the silicide layer comprises a silicide selected from the group of platinum, titanium, cobalt, and tungsten.
- 21. The integrated circuit of claim 8 wherein the source regions have a silicide layer.
- 22. The integrated circuit of claim 21 wherein the silicide layer comprises a silicide selected from the group of platinum, titanium, cobalt, and tungsten.
- 23. The integrated circuit of claim 1 wherein each power MOSFET device in the bridge circuit comprises a quasi-vertical DMOS (QVDMOS) transistor, each QVDMOS transistor comprising:
in the substrate a region having a first conductivity; a buried layer in said substrate of a second conductivity and heavily doped; an epitaxial layer of a second conductivity on said substrate and over said buried layer; a drain region extending from the surface of the epitaxial layer to the buried layer and having a second conductivity; a body region formed in the surface of the epitaxial layer, spaced from said drain region and having a first conductivity; a source region formed in said body region, having a shallow depth and having a second conductivity; a body tie formed in the source region, having a first conductivity, a depth slightly greater than the depth of the source region and extending under and not beyond the source region; a gate insulated from the epitaxial layer and extending over the source and body regions.
- 24. The integrated circuit of claim 23 wherein the QVDMOS transistor comprises an annular source region.
- 25. The integrated circuit of claim 23 wherein the QVDMOS transistor comprises a body tie disposed within the annular source region.
- 26. The integrated circuit of claim 23 wherein the source and body tie are silicided.
- 27. The integrated circuit of claim 23 wherein the source and body tie are self-aligned with the gate.
- 28. The integrated circuit of claim 23 wherein the gate comprises a dielectric layer in contact with the surface of the epitaxial layer and a conductive layer in contact with the dielectric layer.
- 29. The integrated circuit of claim 23 wherein the body tie and the source regions have a high conductivity and the body tie serves as a low resistance path between the body region and the surface of the epitaxial layer.
- 30. The integrated circuit of claim 1 wherein each power MOSFET device is a QVDMOS transistor comprising:
a body region formed in the surface of the substrate and having a first conductivity; a source region formed in said body region, having a shallow depth and having a second conductivity; a body tie formed in the drain region, having a first conductivity, a depth slightly greater than the depth of the source region and extending under and not beyond the source region; a gate insulated from the epitaxial layer and extending over the source and body regions; and a drain region having a second conductivity.
- 31. The integrated circuit of claim 30 wherein the QVDMOS transistor comprises an annular source region.
- 32. The integrated circuit of claim 30 wherein the QVDMOS transistor comprises a body tie disposed within the annular source region.
- 33. The integrated circuit of claim 30 wherein the source and body tie are silicided.
- 34. The integrated circuit of claim 30 wherein the source and body tie are self-aligned with the gate.
- 35. The integrated circuit of claim 30 wherein the gate comprises a dielectric layer in contact with the surface of the epitaxial layer and a conductive layer in contact with the dielectric layer.
- 36. The integrated circuit of claim 30 wherein the body tie and the source regions have a high conductivity and the body tie serves as a low resistance path between the body region and the surface of the epitaxial layer.
- 37. The integrated circuit of claim 1 wherein each power MOSFET device comprises a QVDMOS transistor in the surface of a semiconductor substrate and having a drain spaced from a source, a buried layer in contact with the drain, a gate with an opening defining a body region, said body region disposed over the buried layer and comprising a source and body tie wherein the body region and the body tie are of a first conductivity and the source is of a second conductivity, the improvement comprising a body tie enclosed at the surface by the source and extending below the source radially outward and not beyond the source region.
- 38. The integrated circuit of claim 37 wherein the source and body tie are silicided.
- 39. The integrated circuit of claim 1 wherein the semiconductor substrate comprises monocrystalline semiconductor material having an epitaxial layer, said integrated circuit formed in the epitaxial layer, said epitaxial layer disposed on the substrate and over a buried layer, said buried layer comprising dopant ions of a size about the size of the atoms of the semiconductor material, said buried layer having a sheet resistance of less than 15 ohms per square.
- 40. The integrated circuit of claim 39 wherein the monocrystalline semiconductor substrate has a sheet resistance is about 6.5 ohms per square.
- 41. The integrated circuit of claim 39 wherein the semiconductor material is silicon and the buried layer comprises arsenic.
- 42. The integrated circuit of claim 39 wherein the depth of the buried layer is about 5.4 microns below an interface of the substrate and the epitaxial layer.
- 43. The integrated circuit of claim 39 wherein the lateral diffusion of the buried layer is less than six microns.
- 44. In a substrate of semiconductor material, a monolithic integrated circuit comprising:
(a) a class D amplifier having an input for receiving a signal with an audio frequency, means for sampling the audio input signal at a frequency substantially greater than the highest audio frequency in the audio input signal, and means for comparing the sampled audio signal to a reference voltage signal to provide a output series of width modulated pulses, each pulse having the amplitude of the reference voltage signal and a width proportional to the amplitude of the sampled audio signal, the series of pulses having a frequency substantially greater than said audio frequency; and (b) a bridge driver circuit having an input for receiving the output series of pulses of the class D amplifier and translating the voltage level of the pulses from the reference voltage to a driver voltage level, and means for generating a power MOSFET gate driver signal comprising a series of output driver pulses having pulse widths proportional to the sampled audio signal and pulse amplitudes at the driver voltage level.
- 45. The integrated circuit of claim 44 wherein the bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising an array of MOS transistors wherein said array comprises a waffle pattern of drain regions and gate regions and a source distribution region comprising:
a central source distribution region having first and second elongated source distribution regions disposed transverse to each other and defining four quadrants, each quadrant disposed between a first and second source distribution region; four drain regions, one drain region being located in each quadrant; and one or more gate regions separating the drain regions from the source distribution regions.
- 46. The integrated circuit of claim 45 wherein a common gate region encloses all said drain regions.
- 47. The integrated circuit of claim 46 wherein the gate region extends at least between drain regions in quadrants on one side of one of the source distribution regions.
- 48. The integrated circuit of claim 44 wherein the bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising:
an array of MOS devices, said array comprising alternating drain columns and source columns; each drain column comprising a plurality of separate drain regions closely spaced one from another; each source column comprising a continuous narrow elongated source distribution region extending the length of the column and a plurality of narrow source distribution branch regions connected to said elongated region and extending transversely from said elongated region at least partially between each separate drain region in each drain column adjacent to said source column; and a gate region separating the drain regions in each said drain column from the adjacent source distribution regions.
- 49. In a substrate of semiconductor material, a monolithic integrated circuit comprising:
(a) a bridge driver circuit having an input for receiving a series of class D amplifier conditioning pulses and translating the voltage level of the pulses from a first voltage level to a driver voltage level, and means for generating a power MOSFET gate driver signal comprising a series of output driver pulses having pulse widths proportional to the sampled audio signal and pulse amplitudes at the driver voltage level; and (b) a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level.
- 50. The integrated circuit of claim 44 wherein the bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising an array of MOS transistors wherein said array comprises a waffle pattern of drain regions and gate regions and a source distribution region comprising:
a central source distribution region having first and second elongated source distribution regions disposed transverse to each other and defining four quadrants, each quadrant disposed between a first and second source distribution region; four drain regions, one drain region being located in each quadrant; and one or more gate regions separating the drain regions from the source distribution regions.
- 51. The integrated circuit of claim 50 wherein a common gate region encloses all said drain regions.
- 52. The integrated circuit of claim 51 wherein the gate region extends at least between drain regions in quadrants on one side of one of the source distribution regions.
- 53. The integrated circuit of claim 50 wherein the bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising:
an array of MOS devices, said array comprising alternating drain columns and source columns; each drain column comprising a plurality of separate drain regions closely spaced one from another; each source column comprising a continuous narrow elongated source distribution region extending the length of the column and a plurality of narrow source distribution branch regions connected to said elongated region and extending transversely from said elongated region at least partially between each separate drain region in each drain column adjacent to said source column; and a gate region separating the drain regions in each said drain column from the adjacent source distribution regions.
- 54. The integrated circuit of claim 50 wherein the power MOSFET devices in the bridge circuit comprise two or more quasi-vertical DMOS (QVDMOS) transistors, each QVDMOS transistor comprising:
in the substrate region having a first conductivity; a buried layer in said substrate of a second conductivity and heavily doped; an epitaxial layer of a second conductivity on said substrate and over said buried layer; a drain region extending from the surface of the epitaxial layer to the buried layer and having a second conductivity; a body region formed in the surface of the epitaxial layer, spaced from said drain region and having a first conductivity; a source region formed in said body region, having a shallow depth and having a second conductivity; a body tie formed in the source region, having a first conductivity, a depth slightly greater than the depth of the source region and extending under and not beyond the source region; a gate insulated from the epitaxial layer and extending over the source and body regions.
- 55. The integrated circuit of claim 54 wherein the QVDMOS transistor comprises an annular source region.
- 56. The integrated circuit of claim 54 wherein the QVDMOS transistor comprises a body tie disposed within the annular source region.
- 57. The integrated circuit of claim 54 wherein the source and body tie are silicided.
- 58. The integrated circuit of claim 54 wherein the source and body tie are self-aligned with the gate.
- 59. The integrated circuit of claim 54 wherein the gate comprises a dielectric layer in contact with the surface of the epitaxial layer and a conductive layer in contact with the dielectric layer.
- 60. The integrated circuit of claim 54 wherein the body tie and the source regions have a high conductivity and the body tie serves as a low resistance path between the body region and the surface of the epitaxial layer.
- 61. The integrated circuit of claim 50 wherein each power MOSFET comprises a QVDMOS transistor comprising:
a body region formed in the surface of the substrate and having a first conductivity; a source region formed in said body region, having a shallow depth and having a second conductivity; a body tie formed in the drain region, having a first conductivity, a depth slightly greater than the depth of the source region and extending under and not beyond the source region; a gate insulated from the epitaxial layer and extending over the source and body regions; and a drain region having a second conductivity.
- 62. The integrated circuit of claim 61 wherein the QVDMOS transistor comprises an annular source region.
- 63. The integrated circuit of claim 61 wherein the QVDMOS transistor comprises a body tie disposed within the annular source region.
- 64. The integrated circuit of claim 61 wherein the source and body tie are silicided.
- 65. The integrated circuit of claim 61 wherein the source and body tie are self-aligned with the gate.
- 66. The integrated circuit of claim 61 wherein the gate comprises a dielectric layer in contact with the surface of the epitaxial layer and a conductive layer in contact with the dielectric layer.
- 67. The integrated circuit of claim 61 wherein the body tie and the source regions have a high conductivity and the body tie serves as a low resistance path between the body region and the surface of the epitaxial layer.
- 68. The integrated circuit of claim 50 wherein each power MOSFET device comprises a QVDMOS transistor in the surface of a semiconductor substrate and having a drain spaced from a source, a buried layer in contact with the drain, a gate with an opening defining a body region, said body region disposed over the buried layer and comprising a source and body tie wherein the body region and the body tie are of a first conductivity and the source is of a second conductivity, the improvement comprising a body tie enclosed at the surface by the source and extending below the source radially outward and not beyond the source region.
- 69. The integrated circuit of claim 68 wherein the source and body tie are silicided.
- 70. The integrated circuit of claim 50 wherein the semiconductor substrate comprises monocrystalline semiconductor material having an epitaxial layer, said integrated circuit formed in the epitaxial layer, said epitaxial layer disposed on the substrate and over a buried layer, said buried layer comprising dopant ions of a size about the size of the atoms of the semiconductor material, said buried layer having a sheet resistance of less than 15 ohms per square.
- 71. The integrated circuit of claim 70 wherein the monocrystalline semiconductor substrate has a sheet resistance is about 6.5 ohms per square.
- 72. The integrated circuit of claim 70 wherein the semiconductor material is silicon and the buried layer comprises arsenic.
- 73. The integrated circuit of claim 70 wherein the depth of the buried layer is about 5.4 microns below an interface of the substrate and the epitaxial layer.
- 74. The integrated circuit of claim 70 wherein the lateral diffusion of the buried layer is less than six microns.
- 75. In a substrate of semiconductor material, a monolithic integrated circuit comprising:
a bridge driver circuit having an input for receiving a series of class D amplifier conditioning pulses and translating the voltage level of the pulses from a first voltage level to a driver voltage level, and means for generating a power MOSFET gate driver signal comprising a series of output driver pulses having pulse widths proportional to the sampled audio signal and pulse amplitudes at the driver voltage level wherein said bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising an array of MOS transistors wherein said array comprises a waffle pattern of drain regions and gate regions and a source distribution region comprising: a central source distribution region having first and second elongated source distribution regions disposed transverse to each other and defining four quadrants, each quadrant disposed between a first and second source distribution region; four drain regions, one drain region being located in each quadrant; and one or more gate regions separating the drain regions from the source distribution regions.
- 76. The integrated circuit of claim 75 wherein a common gate region encloses all said drain regions.
- 77. The integrated circuit of claim 75 wherein the gate region extends at least between drain regions in quadrants on one side of one of the source distribution regions.
- 78. In a substrate of semiconductor material, a monolithic integrated circuit comprising bridge driver circuit having an input for receiving the output series of pulses of a class D amplifier and translating the voltage level of the pulses from a first voltage level to a driver voltage level, and means for generating a power MOSFET gate driver signal comprising a series of output driver pulses having pulse widths proportional to the sampled audio signal and pulse amplitudes at the driver voltage level wherein said bridge driver circuit comprises a power MOS switch comprising:
an array of MOS devices, said array comprising alternating drain columns and source columns; each drain column comprising a plurality of separate drain regions closely spaced one from another; each source column comprising a continuous narrow elongated source distribution region extending the length of the column and a plurality of narrow source distribution branch regions connected to said elongated region and extending transversely from said elongated region at least partially between each separate drain region in each drain column adjacent to said source column; and a gate region separating the drain regions in each said drain column from the adjacent source distribution regions.
- 79. In a substrate of semiconductor material, a monolithic integrated circuit comprising:
a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level wherein the power MOSFET devices in the bridge circuit comprise two or more quasi-vertical DMOS (QVDMOS) transistors, each QVDMOS transistor comprising: in the substrate region having a first conductivity; a buried layer in said substrate of a second conductivity and heavily doped; an epitaxial layer of a second conductivity on said substrate and over said buried layer; a drain region extending from the surface of the epitaxial layer to the buried layer and having a second conductivity; a body region formed in the surface of the epitaxial layer, spaced from said drain region and having a first conductivity; a source region formed in said body region, having a shallow depth and having a second conductivity; a body tie formed in the source region, having a first conductivity, a depth slightly greater than the depth of the source region and extending under and not beyond the source region; a gate insulated from the epitaxial layer and extending over the source and body regions.
- 80. The integrated circuit of claim 79 wherein the QVDMOS transistor comprises an annular source region.
- 81. The integrated circuit of claim 79 wherein the QVDMOS transistor comprises a body tie disposed within the annular source region.
- 82. The integrated circuit of claim 79 wherein the source and body tie are silicided.
- 83. The integrated circuit of claim 79 wherein the source and body tie are self-aligned with the gate.
- 84. The integrated circuit of claim 79 wherein the gate comprises a dielectric layer in contact with the surface of the epitaxial layer and a conductive layer in contact with the dielectric layer.
- 85. The integrated circuit of claim 79 wherein the body tie and the source regions have a high conductivity and the body tie serves as a low resistance path between the body region and the surface of the epitaxial layer.
- 86. In a substrate of semiconductor material, a monolithic integrated circuit comprising:
a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level wherein the power MOSFET devices in the bridge circuit comprise two or more quasi-vertical DMOS (QVDMOS) transistors, each QVDMOS transistor comprising: a body region formed in the surface of the substrate and having a first conductivity; a source region formed in said body region, having a shallow depth and having a second conductivity; a body tie formed in the drain region, having a first conductivity, a depth slightly greater than the depth of the source region and extending under and not beyond the source region; a gate insulated from the epitaxial layer and extending over the source and body regions; and a drain region having a second conductivity.
- 87. The integrated circuit of claim 86 wherein the QVDMOS transistor comprises an annular source region.
- 88. The integrated circuit of claim 86 wherein the QVDMOS transistor comprises a body tie disposed within the annular source region.
- 89. The integrated circuit of claim 86 wherein the source and body tie are silicided.
- 90. The integrated circuit of claim 86 wherein the source and body tie are self-aligned with the gate.
- 91. The integrated circuit of claim 86 wherein the gate comprises a dielectric layer in contact with the surface of the epitaxial layer and a conductive layer in contact with the dielectric layer.
- 92. The integrated circuit of claim 86 wherein the body tie and the source regions have a high conductivity and the body tie serves as a low resistance path between the body region and the surface of the epitaxial layer.
- 93. In a substrate of semiconductor material, a monolithic integrated circuit comprising:
a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level wherein the power MOSFET devices in the bridge circuit comprise two or more quasi-vertical DMOS (QVDMOS) transistors, each QVDMOS transistor formed in the surface of a semiconductor substrate and having a drain spaced from a source, a buried layer in contact with the drain, a gate with an opening defining a body region, said body region disposed over the buried layer and comprising a source and body tie wherein the body region and the body tie are of a first conductivity and the source is of a second conductivity, the improvement comprising a body tie enclosed at the surface by the source and extending below the source radially outward and not beyond the source region.
- 94. The integrated circuit of claim 93 wherein the source and body tie are silicided.
- 95. In a substrate of monocrystalline semiconductor material, a monolithic integrated circuit comprising:
a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level wherein the power MOSFET devices in the bridge circuit comprise two or more quasi-vertical DMOS (QVDMOS) transistors, each QVDMOS transistor comprising an epitaxial layer, said integrated circuit formed in the epitaxial layer formed on the monocrystalline substrate, said epitaxial layer disposed on the substrate and over a buried layer, said buried layer comprising dopant ions of a size about the size of the atoms of the semiconductor material, said buried layer having a sheet resistance of less than 15 ohms per square.
- 96. The integrated circuit of claim 93 wherein the monocrystalline semiconductor substrate has a sheet resistance is about 6.5 ohms per square.
- 97. The integrated circuit of claim 93 wherein the semiconductor material is silicon and the buried layer comprises arsenic.
- 98. The integrated circuit of claim 95 wherein the depth of the buried layer is about 5.4 microns below an interface of the substrate and the epitaxial layer.
- 99. The integrated circuit of claim 95 wherein the lateral diffusion of the buried layer is less than six microns.
- 100. An active speaker comprising:
(a) a speaker with a monolithic integrated circuit operatively connected to the speaker for providing a power signal to drive the speaker, said monolithic integrated circuit for providing a class D amplifier function, said monolithic integrated circuit comprising (b) a conditioning circuit having an input for receiving an audio input frequency signal and generating an output series of class D amplifier conditioning pulses representative of the amplitude and the frequency of the audio input signal, said output series of pulses having a frequency substantially greater than said audio frequency; (c) a bridge driver circuit having an input for receiving the output series of pulses class D amplifier conditioning pulses and translating the voltage level of the pulses from the reference voltage to a driver voltage level, and means for generating a power MOSFET gate driver signal comprising a series of output driver pulses having pulse widths proportional to the sampled audio signal and pulse amplitudes at the driver voltage level; (c) a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level.
- 101. The active speaker of claim 100 wherein the conditioning circuit comprises means for receiving an audio frequency input signal, means for sampling the audio input signal at a frequency substantially greater than the highest audio frequency in the audio input signal, and means for comparing the sampled audio signal to a reference voltage signal to provide an output series of class D amplifier conditioning width modulated pulses, each pulse having the amplitude of the reference voltage signal and a width proportional to the amplitude of the sampled audio signal.
- 102. The active speaker of claim 100 wherein the conditioning circuit comprises means for receiving an audio frequency input signal, means for sampling the audio input signal at a frequency substantially greater than the highest audio frequency in the audio input signal, and means for generating an output series of class D amplifier density modulated pulses, each pulse having the amplitude of the reference voltage signal and a density proportional to the amplitude of the sampled audio signal.
- 103. An active speaker comprising:
(a) a speaker with a monolithic integrated circuit operatively connected to the speaker for providing a power signal to drive the speaker, said monolithic integrated circuit comprising (b) a bridge driver circuit having an input for receiving an output series of class D amplifier conditioning pulses and translating the voltage level of the pulses from the reference voltage to a driver voltage level, and means for generating a power MOSFET gate driver signal comprising a series of output driver pulses having pulse widths proportional to the sampled audio signal and pulse amplitudes at the driver voltage level; (c) a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level.
- 104. The active speaker of claim 103 wherein the bridge driver comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch, said power MOS switch comprising:
(a) four drain regions spaced from each other; (b) a common gate enclosing the drain regions; and (c) a source region centrally located among the drain regions, said source region comprising a pair of elongated source distribution regions disposed transverse to each other, adjacent the common enclosing gate and between adjacent drain regions.
- 105. The active speaker of claim 103 wherein the bridge driver circuit comprises a monolithic integrated circuit comprising:
a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising an array of MOS transistors wherein said array comprises a waffle pattern of drain regions and gate regions and a source distribution region comprising: a central source distribution region having first and second elongated source distribution regions disposed transverse to each other and defining four quadrants, each quadrant disposed between a first and second source distribution region; four drain regions, one drain region being located in each quadrant; and one or more gate regions separating the drain regions from the source distribution regions.
- 106. The active speaker of claim 105 wherein the monolithic integrated circuit comprises a common gate region enclosing all said drain regions.
- 107. The active speaker of claim 106 wherein the gate region extends at least between drain regions in quadrants on one side of one of the source distribution regions.
- 108. The active speaker of claim 105 wherein the bridge driver circuit comprises a plurality of amplifiers for generating the power MOSFET gate driver signals and each amplifier comprises a power MOS switch comprising:
an array of MOS devices, said array comprising alternating drain columns and source columns; each drain column comprising a plurality of separate drain regions closely spaced one from another; each source column comprising a continuous narrow elongated source distribution region extending the length of the column and a plurality of narrow source distribution branch regions connected to said elongated region and extending transversely from said elongated region at least partially between each separate drain region in each drain column adjacent to said source column; and a gate region separating the drain regions in each said drain column from the adjacent source distribution regions.
- 109. An active speaker comprising:
(a) a speaker with a monolithic integrated circuit operatively connected to the speaker for providing a power signal to drive the speaker, said monolithic integrated circuit comprising (b) a bridge circuit comprising a plurality of power MOSFET devices for receiving the output power driving pulses from the bridge driver circuit, means for applying the power driver pulses to the gates of the power MOSFETs to generate output power voltage pulses at a power voltage level.
- 110. The active speaker of claim wherein the bridge circuit comprises two or more quasi-vertical DMOS (QVDMOS) transistors, each QVDMOS transistor comprising:
in the substrate region having a first conductivity; a buried layer in said substrate of a second conductivity and heavily doped; an epitaxial layer of a second conductivity on said substrate and over said buried layer; a drain region extending from the surface of the epitaxial layer to the buried layer and having a second conductivity; a body region formed in the surface of the epitaxial layer, spaced from said drain region and having a first conductivity; a source region formed in said body region, having a shallow depth and having a second conductivity; a body tie formed in the source region, having a first conductivity, a depth slightly greater than the depth of the source region and extending under and not beyond the source region; a gate insulated from the epitaxial layer and extending over the source and body regions.
- 111. The active speaker of claim 110 wherein each QVDMOS transistor comprises an annular source region.
- 112. The active speaker of claim 110 wherein each QVDMOS transistor comprises a body tie disposed within the annular source region.
- 113. The active speaker of claim 110 wherein each source and each body tie are silicided.
- 114. The active speaker of claim 110 wherein each source and body tie are self-aligned with the gate.
- 115. The active speaker of claim 110 wherein each QVDMOS gate comprises a dielectric layer in contact with the surface of the epitaxial layer and a conductive layer in contact with the dielectric layer.
- 116. The active speaker of claim 110 wherein the body tie and the source regions have a high conductivity and the body tie serves as a low resistance path between the body region and the surface of the epitaxial layer.
- 117. The active speaker of claim 109 wherein each QVDMOS transistor comprises an epitaxial layer, said integrated circuit formed in the epitaxial layer formed on the monocrystalline substrate, said epitaxial layer disposed on the substrate and over a buried layer, said buried layer comprising dopant ions of a size about the size of the atoms of the semiconductor material, said buried layer having a sheet resistance of less than 15 ohms per square.
- 118. The active speaker of claim 117 wherein the monocrystalline semiconductor substrate has a sheet resistance is about 6.5 ohms per square.
- 119. The active speaker of claim 117 wherein the semiconductor material is silicon and the buried layer comprises arsenic.
- 120. The active speaker of claim 117 wherein the depth of the buried layer is about 5.4 microns below an interface of the substrate and the epitaxial layer.
- 121. The active speaker of claim 117 wherein the lateral diffusion of the buried layer is less than six microns.
- 122. A power MOS switch comprising an array of source and drain regions comprising:
four drain regions spaced from each other; a common gate enclosing the drain regions; and a source region centrally located among the drain regions, said source region comprising a pair of elongated source distribution regions disposed transverse to each other, adjacent the common enclosing gate and between adjacent drain regions.
- 123. A power MOS switch comprising an array of MOS transistors wherein said array comprises a waffle pattern of drain regions and gate regions and a source distribution region comprising:
a central source distribution region having first and second elongated source distribution regions disposed transverse to each other and defining four quadrants, each quadrant disposed between a first and second source distribution region; four drain regions, one drain region being located in each quadrant; and one or more gate regions separating the drain regions from the source distribution regions.
- 124. The MOS power switch of claim 123 wherein a common gate region encloses all said drain regions.
- 125. The MOS power switch of claim 124 wherein the gate region extends at least between drain regions in quadrants on one side of one of the source distribution regions.
- 126. A power MOS switch comprising:
an array of MOS devices, said array comprising alternating drain columns and source columns; each drain column comprising a plurality of separate drain regions closely spaced one from another; each source column comprising a continuous narrow elongated source distribution region extending the length of the column and a plurality of narrow source distribution branch regions connected to said elongated region and extending transversely from said elongated region at least partially between each separate drain region in each drain column adjacent to said source column; and a gate region separating the drain regions in each said drain column from the adjacent source distribution regions.
- 127. The power MOS switch of claim 126 wherein said gate region comprises doped polysilicon.
- 128. The power MOS switch of claim 127 wherein said doped polysilicon comprises a self-aligned suicide layer.
- 129. The power MOS switch of claim 128 wherein said silicide layer comprises a silicide of a metal selected from platinum, titanium, cobalt, and tungsten.
- 130. The power MOS switch of claim 129 wherein said metal is platinum.
- 131. The power MOS switch of claim 126 wherein each source distribution region in each source column is interconnected with every other source distribution region in every other column.
- 132. The power MOS switch of claim 126 wherein each drain region in a drain column is encompassed by a gate region.
- 133. The power MOS switch of claim 132 wherein each gate region encompassing each drain region in a drain column is connected to each adjacent gate region in that drain column by a polysilicon bridge.
- 134. The power MOS switch of claim 133 wherein said polysilicon bridge comprises a self-aligned metal silicide layer.
- 135. The power MOS switch of claim 126 further comprising a drain contact situated within each drain region.
- 136. The power MOS switch of claim 135 further comprising a source contact situated in each of the areas of intersection of said elongated source distribution regions with said branch regions.
- 137. The power MOS switch of claim 126 wherein the drain regions have a silicide layer.
- 138. The power MOS switch of claim 137 wherein the silicide layer comprises a suicide selected from the group of platinum, titanium, cobalt, and tungsten.
- 139. The power MOS switch of claim 126 wherein the source regions have a silicide layer.
- 140. The power MOS switch of claim 139 wherein the suicide layer comprises a silicide selected from the group of platinum, titanium, cobalt, and tungsten.
- 141. A method for forming a buried layer in a semiconductor substrate having a monocrystalline atomic lattice structure comprising the steps of:
implanting the substrate with a high dose of low energy first ion of a first type of conductivity and having a size approximately the same as the size of the atoms of the monocrystalline atomic lattice structure; heating the implanted substrate to anneal damage to the lattice of the structure and to diffuse the implanted first ions into the substrate; and growing an epitaxial layer of semiconductor material on the substrate.
- 142. The method of claim 141 comprising the further step of removing a surface layer of damaged substrate material before growing the epitaxial layer of semiconductor material on the substrate.
- 143. The method of claim 142 wherein the step of removal includes etching the substrate in an HCl etch.
- 144. The method of claim 142 wherein the step of removal comprises removing about 0.1-0.2 microns of the surface of the semiconductor substrate.
- 145. The method of claim 141 further comprising the step of implanting second ions of a second type of conductivity before heating the implanted substrate so that the first and second ions are diffused into the substrate in a single step of heating.
- 146. The method of claim 1 wherein the step of heating includes heating at a temperature of about 1200 degrees centigrade.
- 147. The method of claim 146 wherein the heating is conducted for about five hours.
- 148. The method of claim 141 wherein the step of growing an epitaxial layer comprises the step of placing the substrate in a chamber, removing free first ions from the chamber, and growing the epitaxial layer at a temperature low enough to reduce autodoping of first ions into undoped regions of the epitaxial layer.
- 149. The method of claim 141 wherein the substrate is silicon and the first ions are arsenic.
- 150. The method of claim 145 wherein the second ions are boron.
- 151. The method of claim 141 comprising the further step of oxidizing the substrate after the step of heating and before the step of growing the epitaxial layer.
- 152. The method of claim 141 wherein the first ions are implanted with a dose of about 1.25×1016 atoms/cm2.
- 153. The method of claim 141 wherein the first ions are implanted with an implant energy of about 40 KeV.
- 154. The method of claim 141 wherein the heating step diffuses the implanted first ions less than six microns.
- 155. A monocrystalline semiconductor substrate comprising an integrated circuit formed in an epitaxial layer, said epitaxial layer disposed on the substrate and over a buried layer, said buried layer comprising dopant ions of a size about the size of the atoms of the semiconductor material, said buried layer having a sheet resistance of less than 15 ohms per square.
- 156. The monocrystalline semiconductor substrate of claim 155 wherein the sheet resistance is about 6.5 ohms per square.
- 157. The monocrystalline semiconductor substrate of claim 155 wherein the semiconductor material is silicon and the buried layer comprises arsenic.
- 158. The monocrystalline semiconductor substrate of claim 155 wherein the depth of the buried layer is about 5.4 microns below an interface of the substrate and the epitaxial layer.
- 159. The monocrystalline semiconductor substrate of claim 155 wherein the lateral diffusion of the buried layer is less than six microns.
- 160. The monocrystalline semiconductor substrate of claim 15 wherein the integrated circuit includes one or more devices selected from the group consisting of quasi-vertical DMOS transistors, bipolar transistors and junction barrier Schottky diodes.
Priority Claims (1)
Number |
Date |
Country |
Kind |
PCT/US96/08826 |
Jun 1996 |
WO |
|
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This invention claims the benefit of the priority date of U.S. patent application Ser. No. 08/973,769, filed Dec. 11, 1997 (Attorney Docket No. 87552.97R463/SE-1053TD.A.
Divisions (1)
|
Number |
Date |
Country |
Parent |
08973769 |
Dec 1997 |
US |
Child |
09392806 |
Sep 1999 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
09392806 |
Sep 1999 |
US |
Child |
10738590 |
Dec 2003 |
US |