1. Field of the Invention
The present invention relates to the field of semiconductor devices and, more particularly, to a multi-chip package (MCP) and a method for manufacturing the same.
2. Description of the Related Art
Spurred on by new developments in semiconductor technology and user demands, recent trends in the electronics industry have been towards miniaturization and decreased weight. To meet these demands, multi-chip packages (MCPs) were introduced, which include a plurality of semiconductor chips in a single package.
Various three-dimensional MCPs have been developed, and in particular, new technology has been introduced for chip level stacking rather than package level stacking. The chip level stacking process interposes a thin substrate between the semiconductor chips and stacks the semiconductor chips by using solder or other materials, providing easy access to electrical interconnections at the chip level and to embodiments of chip size packages. The stack packaging method has the advantages of a simple manufacturing process and design flexibility. Furthermore, it may also be achieved by use of conventional processes. However, the stack packaging described above also has several drawbacks such as increased package thickness due to the insertion of the substrate, an increased manufacturing cost and poor heat dissipation, thereby limiting the stackable number of semiconductor chips. In order to overcome these problems, technology has been employed to form via holes in a wafer, fill the via holes with metal and vertically stack the semiconductor chips using solder bumps.
The conductive metal layer 125 is formed by filling via holes 123 formed at the wafer level or the chip level with a metal. On the lower surface of the metal layer 125 are attached the solder bumps 127.
The stacking of the plurality of semiconductor chips 111 is achieved by attaching the lowest semiconductor chip 111 to the substrate 131 and then proceeding with a reflow, followed by the next chip, and then another reflow process, and so on. The solder bumps 127 of an upper semiconductor chip 111 are in contact with the conductive metal layer 125 of a lower semiconductor chip 111. Therefore, electrical interconnections are established in the stacked chips.
The conventional MCP eliminates the need for a separate interposer, thereby reducing the manufacturing cost and the package thickness. However, since the semiconductor chips are electrically interconnected using the solder bumps, adhesive strength changes due to warpage of the stacked chips and chip alignment failures may occur during the chip stacking process. The conventional MCP also requires several solder reflow steps and an additional substrate for stacking the semiconductor chips.
A multi-chip package (MCP) is provided. The MCP comprises a plurality of stacked semiconductor chips, each including a chip pad and a first insulating layer overlying the chip pad with an opening to expose a portion of the chip pad. Each chip additionally includes a pad redistribution line formed on the first insulating layer and a second insulating layer covering the pad redistribution line. A via hole is formed through the chip, the first insulating layer, a pad redistribution line and the second insulating layer. The MCP further includes a protective layer formed on the bottom of the lowest semiconductor chip. The protective layer includes a conductive pad formed opposite the bottom of the lowest semiconductor chip. A conductive bar extends through the via holes of the stacked semiconductor chips, from the conductive pad, and is electrically connected to the pad redistribution line of the stacked semiconductor chips.
Therefore, the present invention prevents the adhesive strength failure due to the increased chip thickness and warpage of the semiconductor chip while simultaneously stacks the plurality of chips without several solder reflow steps.
These and other objects, features and advantages of the present invention will be readily understood with reference to the following detailed description provided in conjunction with the accompanying drawings, wherein like reference numerals designate like structural elements, and, in which:
Preferred embodiments of the present invention will be described below with reference to the accompanying drawings.
An adhesive layer 51 formed of elastomer is interposed between the semiconductor chips 11. A protective layer 39, including a conductive pad 37, e.g., a metal pad, is formed on the bottom of the lowest semiconductor chip 11. A conductive bar 47, e.g., a metal bar, is inserted through the via hole 25 of the stacked semiconductor chips 11, starting from the conductive pad 37. The conductive bar 47 is also connected to the pad redistribution line 17, for example, by a plating layer 53. Other suitable methods can be used to connect the pad redistribution line 17 and the conductive bar 47, within the spirit and scope of the present invention. External connection terminals such as solder balls 55 are formed on the conductive pad 37. A cap layer 57 is optionally attached to the uppermost semiconductor chip 11.
According to an embodiment of the present invention, the conductive bar 47 and the pad redistribution line 17 are electrically interconnected by plating layer 53. The solder bumps between semiconductor chips required by the conventional method for chip stacking is not necessary in the present invention, thereby significantly reducing the total package thickness. Furthermore, removal of the conventional substrate makes the package thinner. The present invention reduces interfaces between the adjacent chips 11, consequently improving electrical characteristics, and does not restrain the number of semiconductor chips 11 that can be stacked.
MCPs of the present invention can be manufactured using processes described below.
Semiconductor Chip Fabrication Process
As shown in
As depicted in
When the back lapping is completed, photosensitive polymer layers 21 and 23 such as photosensitive polyimide layers are formed on both sides of the semiconductor chip 11 as shown in
Referring to
Referring to
Substrate Fabricating Process:
A photosensitive polymer layer 33 is formed on one side of a temporary substrate 31 as shown in
Next, the conductive pad 37 is formed on the photosensitive polymer layer 33. Specifically, as shown in
Referring to
Now referring to
Next, referring to
Chip Stacking Process:
Referring to
Referring to
After the electrical interconnection is made, the temporary substrate 31 is removed as shown in
Referring to
According to an embodiment of the present invention, the chips are automatically stacked by simply inserting the conductive bar into the via hole of the chip, thus providing a reliable chip arrangement and preventing the chip alignment failure. Furthermore, since the electrical connections between the chips and the conductive pads are made by the conductive bar and the plating layer inside the via hole, conventional solder bumps between each semiconductor chip are not required for the present invention. This eliminates the possibility of warpage and the need for several solder reflow steps. Moreover, since the substrate is temporarily used only in the manufacturing process and the lowest chip has no substrate but a protective layer in the final form, the total thickness of the present invention MCPs can be significantly reduced. In addition, back lapping of the chips further reduces the total thickness of the MCPs.
Therefore, the present invention prevents the adhesive strength failure due to the increased chip thickness and warpage of the semiconductor chip while simultaneously stacks the plurality of chips without several solder reflow steps.
Although the preferred embodiments of the present invention have been described in detail hereinabove, it should be understood that many variations and/or modifications of the basic inventive concepts herein taught, which may appear to those skilled in the art, will still fall within the spirit and scope of the present invention as defined in the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
2001-77048 | Dec 2001 | KR | national |
This application is a Divisional of U.S. patent application Ser. No. 10/306,931, filed on Nov. 27, 2002, now issued as U.S. Pat. No. 6,908,785, which claims priority from Korean Patent Application No. 2001-77048, filed on Dec. 6, 2001, both of which are herein incorporated by reference in their entirety.
Number | Name | Date | Kind |
---|---|---|---|
4897708 | Clements | Jan 1990 | A |
5432999 | Capps et al. | Jul 1995 | A |
5457879 | Gurtler et al. | Oct 1995 | A |
5481133 | Hsu | Jan 1996 | A |
5781415 | Itoh | Jul 1998 | A |
5917388 | Tronche et al. | Jun 1999 | A |
6444576 | Kong | Sep 2002 | B1 |
6577013 | Glenn et al. | Jun 2003 | B1 |
6582992 | Poo et al. | Jun 2003 | B2 |
6664616 | Tsubosaki et al. | Dec 2003 | B2 |
6727115 | Van Hoff | Apr 2004 | B2 |
6727116 | Poo et al. | Apr 2004 | B2 |
20020036338 | Matsuo et al. | Mar 2002 | A1 |
20040115863 | Oyama | Jun 2004 | A1 |
Number | Date | Country |
---|---|---|
06-291250 | Oct 1994 | JP |
08-264712 | Oct 1996 | JP |
10-163411 | Jun 1998 | JP |
2000-260933 | Sep 2000 | JP |
Number | Date | Country | |
---|---|---|---|
20050205968 A1 | Sep 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10306931 | Nov 2002 | US |
Child | 11131253 | US |