Claims
- 1. An integrated circuit inductor structure comprising:a semiconductor substrate having a plurality of insulating layers and a plurality of metallization layers therebetween; a plurality of first conductive strips disposed in a first metallization layer of said semiconductor substrate; a first stack of conductive vias in electrical connection with a first end of each one of the plurality of first conductive strips; a second stack of conductive vias in electrical connection with a second end of each one of the plurality of first conductive strips; and a plurality of second conductive strips disposed in a second metallization layer of said semiconductor substrate, wherein one of the plurality of second conductive strips spans and interconnects two consecutive first conductive strips through the first and the second stack of conductive vias, and wherein each one of the plurality of second conductive strips has a first end in electrical connection with an upper surface of the first stack of conductive vias and a second end in electrical connection with an upper surface of the second stack of conductive vias for interconnecting the two consecutive first conductive strips, wherein the plurality of second conductive strips are vertically spaced-apart from the plurality of first conductive strips with at least three intervening metallization layers therebetween.
- 2. A multi-level integrated circuit inductor structure, comprising:a semiconductor substrate having a plurality of insulating layers and a plurality of conductive layers therebetween, and further having a plurality of active devices formed therein; runner conductive portions including first and second terminal ends thereof, wherein each of the first and the second terminal ends is connected to one of the plurality of active devices; vertical conductive portions; wherein lower runner portions are formed in a lower conductive layer of the semiconductor substrate; wherein upper runner portions are formed at least two or more conductive layers above the lower runner portions; wherein two or more vertically aligned first via portions effect electrical connection between a first end of a first lower runner portion and an overlying first end of a first upper runner portion; and wherein two or more vertically aligned second via portions effect electrical connection between a first end of a second lower runner portion and an overlying second end of the first upper runner portion.
Parent Case Info
This patent application claims priority to the provisional patent application filed on Jun. 28, 2001, and assigned Ser. No. 60/301,285.
US Referenced Citations (28)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 725 407 |
Aug 1996 |
EP |
1 279 160 |
Sep 1969 |
GB |
11354330 |
Dec 1999 |
JP |
WO 0213271 |
Feb 2002 |
WO |
Non-Patent Literature Citations (1)
Entry |
Niknejad, Ali M. and Meyer, Robert G.; “Design, Simulation and Applications of Inductors and Transformers for Si RF ICs”; Kluwer Academic Publishers, Boston/Dordrecht/London; pp. 22-31. 2000. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/301285 |
Jun 2001 |
US |