Claims
- 1. An improvement in an input buffer circuit used for detecting a TTL voltage level at an input of said input buffer circuit, said improvement comprising:
- a first inverter to detect said TTL voltage level;
- a second inverter having an input coupled to an output of said first inverter, said second inverter for increasing amplitude and power of an output signal responsive to detection of said TTL voltage level, said second inverter having an output;
- a feedback path coupling said output of said second inverter to said first inverter to alter hysteresis switching characteristics of said first inverter; and
- means for isolating said feedback loop from noise coupled to said input buffer circuit,
- whereby TTL voltage detection is achieved with increased noise immunity and without speed degradation or increased power consumption.
- 2. The improvement of claim 1 wherein said noise arises from address switching in a memory circuit, and wherein said improvement is an input address buffer for said memory circuit.
- 3. The improvement of claim 1 wherein said switching noise is coupled into said input buffer circuit through at least one field effect transistor having an input coupled to said input of said input buffer circuit and wherein said means for isolating said feedback loop from switching noise comprises a circuit for decoupling said one field effect transistor from said feedback path.
- 4. The improvement of claim 3 wherein said circuit for decoupling said one field effect transistor from said feedback path comprises a series circuit of a first and second field effect transistor, said first field effect transistor having a gate coupled to a first stage output of said second inverter, said second field effect transistor having a gate coupled to said input of said second inverter, said one field effect transistor being coupled to an output of said series circuit of said first and second field effect transistors.
- 5. An improvement in an input buffer circuit used for detecting a TTL voltage level at an input of said input buffer circuit, said improvement comprising:
- a first inverter to detect said TTL voltage level;
- a second inverter having an input coupled to an output of said first inverter, said second inverter for increasing amplitude and power of an output signal responsive to detection of said TTL voltage level, said second inverter having an output;
- a feedback path coupling said output of said second inverter to said first inverter to alter hysteresis switching characteristics of said first inverter; and
- means for isolating said feedback loop from noise coupled to said input buffer circuit,
- wherein first and second inverters are NMOS inverters having wide and long FET sizes to minimize manufacturing related variations,
- whereby TTL voltage detection is achieved with increased noise immunity and without speed degradation or increased power consumption.
RELATED APPLICATIONS
The present application is a divisional of application Ser. No. 08/927,773, Sep. 11, 1997 now U.S. Pat. No. 5,870,346, which in turn was a divisional of application Ser. No. 08/764,574, which was filed on Dec. 13, 1996 and is now abandoned, which still in turn was a divisional of application Ser. No. 08/563,212 filed on Nov. 27, 1995 which issued as U.S. Pat. No. 5,608,687. U.S. Pat. No. 5,608,687 (1997) and a divisional of application Ser. No. 08/290,549 filed on Aug. 15, 1994 which issued as U.S. Pat. No. 5,487,038.
US Referenced Citations (13)
Divisions (4)
|
Number |
Date |
Country |
Parent |
927773 |
Sep 1997 |
|
Parent |
764574 |
Dec 1996 |
|
Parent |
563212 |
Nov 1995 |
|
Parent |
290549 |
Aug 1994 |
|