Non-deleterious technique for creating continuous conductive circuits upon the surfaces of a non-conductive substrate

Information

  • Patent Grant
  • 9420699
  • Patent Number
    9,420,699
  • Date Filed
    Thursday, December 19, 2013
    11 years ago
  • Date Issued
    Tuesday, August 16, 2016
    8 years ago
Abstract
A non-deleterious method for producing a continuous conductive circuit upon a non-conductive substrate can begin with the application of a metallic base layer upon a surface of a non-conductive substrate. A circuit pattern can be created within the metallic base layer based upon a circuit design. The metallic base layer comprising the circuit pattern can be physically separated from the remainder of the metallic base layer on the non-conductive substrate. The region of the non-conductive substrate surface that encloses the circuit pattern can be called the plating region. The remainder of the non-conductive substrate surface can be called the non-plating region. A first metal layer can be added upon the metallic base layer. A second metal layer can be added upon the first metal layer of the plating region. The second metal layer can be electrically conductive and restricted from forming on the first metal layer of the non-plating region.
Description
BACKGROUND

The present invention relates to the field of electronic circuit fabrication and, more particularly, to a non-deleterious technique for creating continuous conductive circuits upon the surfaces of a non-conductive substrate.


Circuit design and fabrication is an arduous process involving many precise steps. While these steps create precise, high-quality circuitry, the design/fabrication process has become fixed and unyielding to change. Changes to the circuit design propagate into an exponential number of changes to elements of the fabrication process.


For example, in integrated circuit (IC) chip fabrication, a change to the circuit design often requires changing the masks of multiple layers and/or parameters for performing a specific step.


This inflexibility that has become inherent in conventional circuit fabrication processes stifles a company's ability to implement design changes in a timely and cost-effective manner. Further, conventional fabrication processes rely upon working within the non-conductive substrate used to contain the circuitry. The circuit elements are embedded or formed within the non-conductive substrate.


BRIEF SUMMARY

One aspect of the present invention can include a non-deleterious method for producing a continuous conductive circuit upon a non-conductive substrate and a product produced by said method. This aspect can begin with the application of a metallic base layer upon a surface of a non-conductive substrate. The metallic base layer can be compromised of palladium, rhodium, platinum, iridium, osmium, gold, nickel, and/or iron. A circuit pattern can be created within the metallic base layer based upon a circuit design. The metallic base layer comprising the circuit pattern can be physically separated from the remainder of the metallic base layer on the non-conductive substrate. The region of the non-conductive substrate surface that encloses the circuit pattern can be called the plating region. The remainder of the non-conductive substrate surface can be called the non-plating region. A first metal layer can then be added upon the metallic base layer. A second metal layer can be added upon the first metal layer of the plating region. The second metal layer can be electrically conductive and restricted from being added upon the first metal layer of the non-plating region.


Another aspect of the present invention can include a method for producing a continuous conductive circuit upon a non-conductive substrate and a product produced by said method. In this aspect, a non-conductive substrate can be submerged in an active metal solution for a predefined amount of time. The active metal solution can contain metallic particles. When the predetermined amount of time has elapsed, the non-conductive substrate can be removed from the active metal solution. The removed non-conductive substrate can comprise a metallic base layer formed from the metallic particles. A circuit pattern can be formed by removing a portion of the metallic base layer from the non-conductive surface. The resulting substrate with the circuit pattern can be referable to as an intermediary. The metallic base layer can comprise at least two distinct continuous regions separated from each other so that the two distinct continuous regions are electrically isolated from each other. The intermediary can be placed in a chemical plating solution that results in a first metal layer being formed on top of the metallic base layer. The intermediary can be electroplated by attaching electrodes to only the first metal layer of one of the at least two distinct continuous regions to form a second metal layer on top of the first metal layer for that continuous region. At least one of the at least two distinct continuous regions can lack the second metal layer after the electroplating.


Another aspect of the present invention can include a conductive circuit comprising a non-conductive substrate, a metallic base layer, a first metal layer, and a second metal layer. The non-conductive substrate can be formed from at least one of the following materials: a high-molecular polymer, glass, a ceramic, wood, and a fabric. The metallic base layer can be formed upon a portion of the non-conductive substrate. The metallic base layer can form a circuit pattern on the conductive circuit. The metallic base layer can be comprised of at least one of palladium, rhodium, platinum, iridium, osmium, gold, nickel, and iron. A portion of the non-conductive substrate lacking the metallic base layer can comprise a plurality of laser patterns produced when creating the circuit pattern was created within the metallic base layer using a laser. The first metal layer can exist and can be bonded on top of the metallic base layer. The portion of the non-conductive substrate that lacks the metallic base layer will also lack the first metal layer. The first metal layer can have structural characteristics indicative of the first metal layer being added using a chemical plating process. The second metal layer can exist and can be bonded on top of the metallic base layer. The portion of the non-conductive substrate that lacks the metallic base layer will also lack the second metal layer metal layer. The second metal layer can have structural characteristics indicative of the second metal layer being added using an electroplating process.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS


FIG. 1 is a flow chart of a method providing a high-level overview of a non-deleterious process for creating continuous conductive circuits upon the surface of a non-conductive substrate in accordance with embodiments of the inventive arrangements disclosed herein.



FIG. 2 is a flow chart of a method describing the non-deleterious process for creating continuous conductive circuits upon the surface of a non-conductive substrate in a finer detail in accordance with an embodiment of the inventive arrangements disclosed herein.



FIG. 3 is an illustrated process flow 300 depicting the non-deleterious creation of a continuous conductive circuit 360 upon a non-conductive substrate in accordance with embodiments of the inventive arrangements disclosed herein.



FIG. 3A illustrates the end state of the creation of a continuous conductive circuit upon the surface of a non-conductive substrate using the described non-deleterious process.





DETAILED DESCRIPTION

The present invention discloses a non-deleterious process that creates continuous conductive circuits upon the surface of a non-conductive substrate. A metallic base layer can be applied to one or more surfaces of the non-conductive substrate. A circuit pattern can be formed in the metallic base layer by removing the metallic base layer around the elements of the circuit pattern. A first metal layer can then be added to the metallic base layer. A second metal layer of an electrically conductive metal can be added upon the first metal layer of the circuit pattern.



FIG. 1 is a flow chart of a method 100 providing a high-level overview of a non-deleterious process for creating continuous conductive circuits upon the surface of a non-conductive substrate in accordance with embodiments of the inventive arrangements disclosed herein.


As used herein, the tens “non-conductive substrate” can be used to refer to a variety of materials that do not conduct any or conduct only a negligible amount of electricity. Examples of non-conductive substrates that can be used in the process described herein can include, but are not limited to, high-molecular polymers, glass, ceramics, wood, fabric, stainless steel, and the like.


As used herein, the term “non-deleterious” can be used to indicate that the described process does not cause damage to or impair the integrity of the non-conductive substrate. That is, a continuous conductive circuit created using the described process can exist upon the surface of the non-conductive substrate without compromising the properties and/or original shape of the non-conductive substrate.


Method 100 can begin in step 105 where a metallic base layer can be applied to the surface or surfaces of the non-conductive substrate. Metals used to create the metallic base layer can include, but are not limited to, palladium, rhodium, platinum, iridium, osmium, gold, nickel, iron, and combinations thereof.


A circuit pattern can then be formed within the metallic base layer in step 110. In step 115, a first metal layer can be added on top of the metallic base layer using a chemical plating process. A second metal layer can be added on top of the first metal layer using an electroplating process in step 120, creating a continuous conductive circuit upon the surface or surfaces of the non-conductive substrate.


Upon completion of step 120, the non-conductive substrate and/or continuous conductive circuit can be further utilized in an electronics fabrication process (i.e., electronic components can be connected to the created continuous conductive circuit and/or the non-conductive substrate can be installed within a device).



FIG. 2 is a flow chart of a method 200 describing the non-deleterious process for creating continuous conductive circuits upon the surface of a non-conductive substrate in a finer detail in accordance with embodiments of the inventive arrangements disclosed herein. Method 200 can represent a more specific embodiment of method 100.


Method 200 can begin in step 205 where a prepared non-conductive substrate can be placed in an active metal solution. Preparation of the non-conductive substrate can include actions such as cleaning, degreasing, etching, and so on, as required for the specific implementation of the non-deleterious process and/or type of non-conductive substrate being used. After formation of a metallic base layer of the active metal upon the surface or surfaces of the non-conductive substrate, the non-conductive substrate can be removed from the active metal solution in step 210.


Performance of step 210 can be based upon quantitative parameters like time in the solution and/or thickness of the active metal layer. These parameters can vary based upon the type of non-conductive substrate, application of continuous conductive circuit, and/or the specifics of the metallization process (e.g., molarity, specific active metal used).


In step 215, portions of the metallic base layer can be removed to realize a circuit pattern in the metallic base layer. The removal of the metallic base layer to realize the circuit pattern can separate circuit elements from the metallic base layer on the remainder of the non-conductive substrate. The region of the surface or surfaces of the non-conductive substrate in which the circuit pattern has been realized can be referred to as the plating region; the remainder of the non-conductive substrate surface or surfaces can be referred to as the non-plating region.


In one contemplated embodiment, preparation of the non-conductive substrate of step 205 can include applying a substance on a portion of the non-conductive substrate that prevents or inhibits to a degree a bonding of the metallic base layer when the non-conductive substrate is placed in the active metal solution. This bonding inhibitor can make removal of portions of the metallic base layer to create the plating region (of step 215) easier than would be otherwise possible.


The patterned non-conductive substrate can then be placed into a chemical plating solution in step 220. In step 225, the non-conductive substrate can be removed from the chemical plating solution after the formation of a first metal layer, composed of the metal contained in the chemical plating solution, upon the metallic base layer. Areas of the non-conductive substrate exposed by the removal of the metallic base layer in step 215 can be unaffected by the chemical plating solution.


The plating region can then be prepared (e.g., rinsed, dried, electrodes attached, etc.) for an electroplating process in step 230. In step 235, a second metal layer can be electroplated upon the first metal layer of the plating region.


It should be emphasized that the electroplating process is only performed upon the plating region and the plating region is conductively separated from the non-plating region; hence, the second metal layer cannot form upon the first metal layer of the non-plating region.


In step 240, the first metal layer and the metallic base layer can be removed from the surface or surfaces of the non-conductive substrate in the non-plating region. Thus, leaving a pattern for a continuous conductive circuit comprised of a metallic base layer, a first metal layer, and a second metal layer upon the surface or surfaces of the non-conductive substrate without affecting the non-conductive substrate.



FIG. 3 is an illustrated process flow 300 depicting the non-deleterious creation of a continuous conductive circuit 380 upon a non-conductive substrate 305 in accordance with embodiments of the inventive arrangements disclosed herein. Process flow 300 can represent a specific embodiment of methods 100 and/or 200.


Process flow 300 can begin with a non-conductive substrate 305 that the surface or surfaces upon which the conductive circuit 380 is to be formed have already been prepared for metallization. It should be emphasized that the surface or surfaces of the non-conductive substrate 305 need not be limited to a planar silhouette. That is, the described process can create a conductive circuit 380 upon a non-conductive substrate 305 where the receiving surface includes concavity and/or convexity.


For example, this process can create conductive circuits 380 upon an external (convex) or internal (concave) surface of a spherical or cylindrical object. Alternately, the surface can have minor convexities and/or concavities like waves or ripples.


As such, the described process can broaden the type of non-conductive substrate 305 topographies, in addition to shapes, that can be used as the basis for conductive circuits 380. The described process can allow the use of non-conductive substrates 305 whose surface imperfections can be considered unacceptable for conventional techniques and/or reduce the need for steps to improve surface flatness like chemical-mechanical planarization (CMP). That is, using the process described herein, no surface flatness improvements following by a photochemical machining (PCM) technique are necessary.


In the example illustrated in process flow 300, the non-conductive substrate 305 can be a piece of polycarbonate. The non-conductive substrate 305 can be placed in an active metal solution 310, such as a palladium solution having a molarity of 10-70 ppm.


Submersion in and the subsequent removal of the non-conductive substrate 305 from the active metal solution 310 can result in intermediary 315. As shown in this example, intermediary 315 can have a metallic base layer 320, indicated in light grey, upon the surface of the non-conductive substrate 305, formed from the active metal supplied by the active metal solution 310.


The specific thickness of the active metal layer 320 can vary based upon the type of active metal, the type of non-conductive substrate 305, the type of conductive circuit 380 being formed, as well as other process-specific variables.


It should be noted that the metallic base layer 320 can be formed on the entirety of the surface area presented by the non-conductive substrate 305, and that the layering shown in process flow 300 can represent a cut-away view so as to emphasize layer distinctions. That is, if all surfaces of the plate-shaped non-conductive substrate 305 are exposed when placed in the active metal solution 310, then the resultant intermediary 315 would have a metallic base layer 320 covering the entirety of the non-conductive substrate 305, and not just the “top” layer, as shown in this example.


A circuit pattern 330 can be realized in the metallic base layer 320, resulting in intermediary 325. Realization of the circuit pattern 330 can involve the removal of the metallic base layer 320 from the non-conductive substrate 305 around areas comprising the circuit pattern 330.


For example, an yttrium aluminum garnet (YAG) laser can be used to remove the metallic base layer 320. In such a process, the YAG laser can provide a power of 4-10 W at a frequency of 5-30 kHz with a power density of 1-7%.


Further, the process to realize the circuit pattern 330 in the metallic base layer 320 can physically separate the metallic base layer 320 into two separate regions. The plating region 335 can include the circuit pattern 330 and any other auxiliary areas to be electroplated later in the process. The remainder of the metallic base layer 320 not included in the plating region 335 can be referred to as the non-plating region 340.


In an alternate embodiment of process flow 300, the metallic base layer 320 of the non-plating region 340 can be removed as well, leaving only the plating region 335 upon the surface of the non-conductive substrate 305.


Intermediary 325 can then be placed in a chemical plating solution 345 to create intermediary 350. As shown by intermediary 350, the chemical plating solution 345 can form a first metal layer 355, indicated by the medium grey layer, upon the metallic base layer 320, the light grey layer.


For example, an electroless copper plating process can result in a first metal layer 355 of copper or an electroless nickel plating process can produce a nickel layer 355.


It is important to note that the first metal layer 355 can be formed on the metallic base layer 320 in both the plating region 335 and the non-plating region 340. While the first metal layer 355, in essence, is only needed on the metallic base layer 320 of the circuit pattern 330, creation of the first metal layer 355 in both regions 335 and 340 can be more cost-effective and time-saving than processing the non-conductive substrate 305 to inhibit the formation of the first metal layer 355 in the non-plating region 340. That is, coating the entirety of the metallic base layer 320 with the first metal layer 355 and later removing the first metal layer 355 from the non-plating region 340 can be easier and more efficient than attempting to limit formation of the first metal layer 355 to the plating region 335.


An electroplating process 360 can be used on the plating region 335 of intermediary 350 to produce intermediary 365. The electrodes used in the electroplating process 360 can be connected such that contact is made with only the plating region 335. Therefore, the second metal layer 375, indicated by the dark grey layer, can only form upon the first metal layer 355 contained within the plating region 335.


Further, since the first metal layer 355 of the plating region 335 and the first metal layer 355 of the non-plating region 340 are physically separated, the non-conductive nature of the substrate 305 can provide additional insulation and limit the electroplating process 360 to only the plating region 335.


Intermediary 365 can then be used as an input medium for other electronic circuit processes. Alternately, the first metal layer 355 and metallic base layer 320 can be removed from intermediary 365 to produce the end state 375 shown in FIG. 3A.


End state 375 can include the conductive circuit 380 formed to the surface of the non-conductive substrate 305. The conductive circuit 380 can include the metallic base layer 320 that binds the first and second metal layers 355 and 370 to the non-conductive substrate 305.


It is important to note that the non-conductive substrate 305 has not been altered by the formation of the conductive circuit 380 shown in end state 375. Process flow 300 can create the conductive circuit 380 without breaking the surface of the non-conductive substrate 305, unlike other conventional formation techniques that embed one or more layers of the conductive circuit 380 within the non-conductive substrate 305. This can keep the integrity of the non-conductive substrate 305 intact.


Further, since this non-deleterious process does not need to take into account modifications of the non-conductive substrate 305 to accommodate the design or circuit pattern 330, the time required to implement a new circuit pattern 330 or a modification to an existing circuit pattern 330 can be significantly decreased.


For example, the typical fabrication process for an integrated circuit (IC) (i.e., micro-processor or chip) can involve specialized substrates (i.e., doped silicon wafers) and multiple lithographic, etching, and/or deposition steps to form the conductive circuit 380. Implementing a single design change to this type of process can result in reworking and/or changing the each mask that comprises the circuit pattern 330, not to mention reconfiguring the machinery to work with the new/changed masks.


Because of this large amount of overhead, design changes can take a larger amount of time to realize in terms of actual fabrication. Thus, many IC manufacturers tend to roll design changes or considerations into a new product line in lieu of attempting to change the design while in fabrication.


With the described process, however, a design can be implemented in a more timely fashion with less difficulty. Since the circuit pattern 330 is applied to the surface of the non-conductive substrate 305 as a single structure, a change to the design can be realized within this process by simply adjusting the process to the new circuit pattern 330.


For example, the realization of the circuit pattern 330 within the metallic base layer 320 can be altered to utilize the new circuit pattern 330 (i.e., the laser operator would follow the new circuit pattern 330). The new circuit pattern 330 may also require a change in the placement of the electrodes during the electroplating process 360. These process changes can be considered relatively minor when compared to those encountered in conventional conductive circuit 380 formation processes.

Claims
  • 1. An electronic assembly comprising: a non-conductive substrate;a metallic base layer upon a portion of said non-conductive substrate, said metallic base layer consisting of one of palladium, rhodium, platinum, iridium, osmium, gold, and iron, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being processed by a laser;a first metal layer on top of said metallic base layer, wherein said first metal layer has structural characteristics indicative of said first metal layer being added using a chemical plating process; andwherein structural characteristics indicative of the first metal layer being processed by the laser are absent; anda second metal layer on top of said first metal layer, wherein said second metal layer has structural characteristics indicative of said second metal layer being added using an electroplating process.
  • 2. The electronic assembly of claim 1, wherein said non-conductive substrate is non-planar.
  • 3. The electronic assembly of claim 2, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added after said non-conductive substrate being prepared.
  • 4. The electronic assembly of claim 2, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by submerging said non-conductive substrate in an active metal solution, wherein said active metal solution contains metallic particles.
  • 5. The electronic assembly of claim 2, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by one of chemical vapor deposition (CVD), electrochemical deposition, atomic layer deposition, plating, and chemical solution deposition (CSD).
  • 6. The electronic assembly of claim 1, wherein said non-conductive substrate is formed from at least one of the following materials: a high-molecular polymer, glass, and a ceramic.
  • 7. The electronic assembly of claim 6, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added after said non-conductive substrate being prepared.
  • 8. The electronic assembly of claim 6, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by submerging said non-conductive substrate in an active metal solution, wherein said active metal solution contains metallic particles.
  • 9. The electronic assembly of claim 6, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by one of chemical vapor deposition (CVD), electrochemical deposition, atomic layer deposition, plating, and chemical solution deposition (CSD).
  • 10. The electronic assembly of claim 1, wherein said laser for processing said metallic base layer is a yttrium aluminum garnet (YAG) laser.
  • 11. The electronic assembly of claim 10, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added after said non-conductive substrate being prepared.
  • 12. The electronic assembly of claim 10, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by submerging said non-conductive substrate in an active metal solution, wherein said active metal solution contains metallic particles.
  • 13. The electronic assembly of claim 10, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by one of chemical vapor deposition (CVD), electrochemical deposition, atomic layer deposition, plating, and chemical solution deposition (CSD).
  • 14. The electronic assembly of claim 1, wherein said metallic base layer, said first metal layer and said second metal layer constitute a conductive circuit.
  • 15. The electronic assembly of claim 14, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added after said non-conductive substrate being prepared.
  • 16. The electronic assembly of claim 14, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by submerging said non-conductive substrate in an active metal solution, wherein said active metal solution contains metallic particles.
  • 17. The electronic assembly of claim 14, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by one of chemical vapor deposition (CVD), electrochemical deposition, atomic layer deposition, plating, and chemical solution deposition (CSD).
  • 18. The electronic assembly of claim 1, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added after said non-conductive substrate being prepared.
  • 19. The electronic assembly of claim 1, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by submerging said non-conductive substrate in an active metal solution, wherein said active metal solution contains metallic particles.
  • 20. The electronic assembly of claim 1, wherein said metallic base layer has structural characteristics indicative of said metallic base layer being added by one of chemical vapor deposition (CVD), electrochemical deposition, atomic layer deposition, plating, and chemical solution deposition (CSD).
CROSS REFERENCE TO RELATED APPLICATIONS

This application is a divisional of U.S. application Ser. No. 13/035,531, filed Feb. 25, 2011, which claims the benefit of Provisional Application Ser. No. 61/313,367 entitled “A Method of Forming Electrically Conductive Circuits on a Non-conductive Substrate”, filed Mar. 12, 2010, which is herein incorporated by reference in its entirety.

US Referenced Citations (80)
Number Name Date Kind
3754939 Pearlstein et al. Aug 1973 A
3781596 Galli et al. Dec 1973 A
3853589 Andrews Dec 1974 A
4001470 Schulze-Berge Jan 1977 A
4066804 Andrews Jan 1978 A
4264646 Thornburg et al. Apr 1981 A
4574095 Baum et al. Mar 1986 A
4790912 Holtzman et al. Dec 1988 A
4865873 Cole, Jr. et al. Sep 1989 A
4877644 Wu et al. Oct 1989 A
4882200 Liu et al. Nov 1989 A
4898648 Cusano Feb 1990 A
4925522 Avellino et al. May 1990 A
4946563 Yeatts Aug 1990 A
4963701 Yasumoto et al. Oct 1990 A
4988412 Liu et al. Jan 1991 A
5084299 Hirsch et al. Jan 1992 A
5086966 Melton et al. Feb 1992 A
5340773 Yamamoto Aug 1994 A
5494781 Ohtani et al. Feb 1996 A
5525204 Shurboff et al. Jun 1996 A
5924364 Grabley et al. Jul 1999 A
6162365 Bhatt et al. Dec 2000 A
6188391 Seely et al. Feb 2001 B1
6242156 Teng Jun 2001 B1
6261671 Asai et al. Jul 2001 B1
6291093 Kindler et al. Sep 2001 B1
6325910 Meyer et al. Dec 2001 B1
6359233 Joy et al. Mar 2002 B1
6515233 Labzentis et al. Feb 2003 B1
6563057 Hotta et al. May 2003 B2
6696173 Naundorf et al. Feb 2004 B1
6773760 Sung et al. Aug 2004 B1
6801438 Castro Oct 2004 B1
6908534 Hongo et al. Jun 2005 B2
7060421 Naundorf et al. Jun 2006 B2
7257891 Lee et al. Aug 2007 B2
7276267 Schauz Oct 2007 B2
7279407 Akram et al. Oct 2007 B2
7291380 Nyholm et al. Nov 2007 B2
7365006 Huemoeller et al. Apr 2008 B1
7608305 Chan et al. Oct 2009 B2
7656393 King et al. Feb 2010 B2
7674647 Arai Mar 2010 B2
7719522 Lyon et al. May 2010 B2
7754601 Chen et al. Jul 2010 B2
7779522 Chen et al. Aug 2010 B2
7935559 Giffard et al. May 2011 B1
8621749 Yi et al. Jan 2014 B2
8692790 Yi et al. Apr 2014 B2
8952919 Yi et al. Feb 2015 B2
20020119251 Chen et al. Aug 2002 A1
20030165633 Ryu et al. Sep 2003 A1
20030214486 Roberts Nov 2003 A1
20040149986 Dubowski et al. Aug 2004 A1
20050112432 Erlebacher et al. May 2005 A1
20060030128 Bu et al. Feb 2006 A1
20060115982 Morisue et al. Jun 2006 A1
20070004200 Akram et al. Jan 2007 A1
20070059449 Ryu et al. Mar 2007 A1
20070097154 Kojima May 2007 A1
20070148420 Salama et al. Jun 2007 A1
20070247822 Naundorf Oct 2007 A1
20070261232 Landsberger et al. Nov 2007 A1
20080001297 Lotz et al. Jan 2008 A1
20090188708 En et al. Jul 2009 A1
20090277672 Matsumoto Nov 2009 A1
20090288593 Rulkens et al. Nov 2009 A1
20090298256 Chen et al. Dec 2009 A1
20100026656 Hotelling et al. Feb 2010 A1
20100136735 Arai Jun 2010 A1
20100258173 Laia et al. Oct 2010 A1
20100259173 Zhang Oct 2010 A1
20110215477 Chen et al. Sep 2011 A1
20110278050 Yi et al. Nov 2011 A1
20120273261 Yi et al. Nov 2012 A1
20120278050 Hsiao et al. Nov 2012 A1
20140102775 Yi et al. Apr 2014 A1
20140116885 Yi et al. May 2014 A1
20140183020 Yi et al. Jul 2014 A1
Foreign Referenced Citations (8)
Number Date Country
05-065687 Mar 1993 JP
H10209607 Aug 1998 JP
11-097824 Apr 1999 JP
2003-029425 Jan 2003 JP
I250223 Apr 1988 TW
200952117 Sep 1997 TW
WO-2005054120 Jun 2005 WO
2009142497 Nov 2009 WO
Non-Patent Literature Citations (10)
Entry
Dai, Wen, et al., Selective metallization of cured SU-8 microstructures using electroless plating method, MEMS-2006, Sep. 2006, 2 pages.
Grojo, D. et al., “Experimental investigation of ablation mechanisms involved in dry laser cleaning,” Applied Surface Science, vol. 253, Issue 19, Jul. 31, 2007, pp. 8309-8315.
International Preliminary Report on Patentability for PCT/US12/26182, mailed Feb. 19, 2013.
International Search Report for PCT/US12/26182, mailed Jun. 5, 2012, with the Statement in Response to International Search Report filed by Applicant.
Lu, Y.F. et al, “Laser induced removal of spherical particles from silicon wafers,” Journal of Applied Physics, vol. 87, Oct. 1999, pp. 1534-1539.
Niino, Hiroyuki et al., “Positively charged surface potential of polymer films after excimer laser ablation: Application to selective-area electroless plating on the ablated films,” Applied Physics Letters, vol. 60, 1992, one page.
Notice of Allowance on U.S. Appl. No. 13/035,531, mailed Oct. 1, 2013.
Wang, Z.B. et al., “Angle Effect in Laser Nanopatterning with Particle-Mask,” Journal of Applied Physics, vol. 96, Issue 11, Dec. 2004, pp. 6845-6850.
Wu, X et al., “The Modeling of Excimer Laser Particle Removal from Hydrophilic Silicon Surfaces,” Journal of Applied Physics, vol. 87 (3618), Jan. 2000, pp. 3618-3627.
Zheng Y.W. et al., “Dry laser cleaning of particles from solid substrates: Experiments and theory,” Journal of Applied Physics, vol. 90, Sep. 2001, pages.
Related Publications (1)
Number Date Country
20140102775 A1 Apr 2014 US
Provisional Applications (1)
Number Date Country
61313367 Mar 2010 US
Divisions (1)
Number Date Country
Parent 13035531 Feb 2011 US
Child 14134046 US