Data storage devices can be used to store and retrieve user data in a fast and effective manner. Some data storage devices utilize a semiconductor array of solid-state memory cells to store data. The memory cells can be volatile or non-volatile. Some non-volatile memory cells can be provided with a 1T1R configuration with a single transistor (“T”) and a single programmable resistive sense element (“R”).
The resistive sense element is programmable to different resistive states through the application of write currents to the memory cell, and these different resistive states can be used to denote different logical states (e.g., logical 0, 1, 10, etc.). The programmed state of the resistive sense element can be sensed using a sense amplifier to detect a voltage generated by passage of a read current through the memory cell. A number of resistive sense element (RSE) constructions are known, including without limitation magnetic random access memory (MRAM), spin-torque transfer random access memory (STRAM), resistive random access memory (RRAM), phase change random access memory (PCRAM), and programmable metallic cells (PMCs).
The memory cell transistor serves as a switching device to facilitate access to the memory cell during write and read operations, and to decouple the memory cell from adjacent cells at other times. The cell transistor may be realized as an n-channel metal oxide semiconductor field effect transistor (NMOSFET).
The cell transistor will be sized to accommodate the relatively large bi-directional write currents used to program the RSE to different resistive states, and can require a substantially greater semiconductor area than the associated RSE in the cell. The size of the cell transistor can thus serve as a limiting factor in achieving greater areal data storage densities in a semiconductor array.
Various embodiments of the present invention are generally directed to a non-volatile memory cell and method of use therefor.
In accordance with various embodiments, a column of non-volatile memory cells is connected between opposing first and second control lines. A fixed reference voltage is applied to the second control line. The memory cells are simultaneously programmed to a first resistive state by applying a first voltage to the first control line that is greater than the fixed reference voltage. Less than all of the memory cells are subsequently simultaneously programmed to a different, second resistive state by applying a second voltage to the first control line that is less than the fixed reference voltage, so that at the conclusion of the respective programming steps a first portion of the memory cells along said column are at the first resistive state and a second portion of the memory cells along said column are at the second resistive state.
These and other features and advantages which characterize the various embodiments of the present invention can be understood in view of the following detailed discussion and the accompanying drawings.
Top level control of the device 100 in
The reference layer 114 has a fixed magnetic orientation in a selected direction. This fixed magnetic orientation can be established in a number of ways, such as via pinning to a separate magnet (not shown). The free layer 116 has a selectively programmable magnetic orientation that can be parallel or anti-parallel with the selected direction of the reference layer 114. Other respective magnetization orientations can be used, such as orientations substantially perpendicular to those shown in
A low resistance state RL for the MTJ 112 is achieved when the magnetization of the free layer 116 is oriented to be substantially in the same direction (parallel) as the magnetization of the reference layer 114. To orient the MTJ 112 in the parallel low resistance state, a write current 124 passes through the MTJ 112 so that the magnetization direction of the reference layer 114 sets the magnetic orientation of the free layer 116. Since electrons flow in the direction opposite to the direction of current, the write current direction passes from the free layer 116 to the reference layer 114, and the electrons travel from the reference layer 114 to the free layer 116.
A high resistance state RH for the MTJ 112 is established in the anti-parallel orientation in which the magnetization direction of the free layer 116 is substantially opposite that of the reference layer 114. To orient the MTJ 112 in the anti-parallel resistance state, a write current 126 passes through the MTJ 112 from the reference layer 114 to the free layer 116 so that spin-polarized electrons flow into the free layer 116 in the opposite direction.
A different logical state is assigned to each of the programmable resistances of the MTJ. In some embodiments, the low resistance, parallel state is used to represent a logical 0, and the high resistance, anti-parallel state is used to represent a logical 1. Additional programmed states can be used when the MTJ is configured to store multiple bits. For example, programmed resistances R1<R2<R3<R4 can be used to respectively store multi-bit values “00,” “01,” “10” and “11”.
RSEs such as 110 can have asymmetric write characteristics in that it can require greater write effort to switch the programmed state in one direction as compared to another other direction. For example, with respect to the MTJ 112 in
Accordingly, various embodiments of the present invention are generally directed to a memory cell comprising a switching device and a resistive sense element (RSE) having a hard programming direction and an easy programming direction. An erase operation is carried out to program the RSE in the hard programming direction by forward biasing a body-drain junction of the switching device. A write operation is carried out to program the RSE in the easy direction by applying a gate control voltage to the switching device and passing write current through a drain-source junction of the device.
As explained below, this provides a number of advantages including reduced metallization and control circuitry requirements. Smaller switching devices with reduced current carrying requirements can be utilized, promoting higher data storage densities. The memory cell configuration also supports higher throughput block level read and write schemes, such as page-mode read and write operations.
Support structures within the memory cell 110 including an electrode layer 134 and a via 136 interconnect the RSE 110 and the switching device (transistor) 132. A first control line 138, characterized as a bit line BL is connected to an upper portion of the RSE 110. A second control line 140, characterized as a reference line, is set to a fixed control (reference) voltage VSS, such as ground or some other reference level via reference source 141. The control line 140 can take any number of suitable forms, such as a ground plane, in which case the reference source 141 can be characterized as a ground termination.
The transistor 132 includes respective drain, source and gate terminals. The drain terminal is connected to the RSE 110 as shown (by way of the via 136 and electrode 138). The source terminal of the transistor 132 is connected to the reference voltage source 141. The gate terminal of the transistor 132 receives a gate control voltage input supplied by a word line WL 142.
Erase operations to write the RSE 110 to a first resistive state, such as logical 0, are shown in
When the VBL voltage is sufficiently low, a body-drain diode junction 144 of the transistor 132 will become forward biased and allow a first write (programming) current 146 to flow from the body of the transistor through the drain and to the RSE 110. In
Write operations to write the RSE 110 to a second resistive state, such as logical 1, are shown in
The second write current 148 flows in the opposite direction through the RSE 110 as compared to the first write current 146, and programs the RSE to a different resistive state. It is contemplated that the body-drain diode current 146 can potentially be larger than the normal source-drain current 148 of the transistor. The transistor 132 can accordingly be sized to accommodate the lower current requirements of the second write current 148, providing a smaller overall cell size and larger cell densities in a given semiconductor area. Driver circuitry and metallization processing to form separate conductors for the second control line 140 can be eliminated, since the cell 130 is continuously maintained at the fixed reference voltage VSS during operation of the device.
The source region 150 is permanently maintained at the VSS voltage via VSS source 141A. The drain region 152 is coupled to the RSE 110 as in
The forward biased PN junction 144 of
The write current 148 of
For example, the first and third memory cells 130 in the first row 160A can be written to the high resistance state by setting the bit lines BL1 and BL3 high (VBL>VSS), setting the bit line BL2 to a reference level (VBL=VSS), setting the word line WL1 high (VDD), and setting the word lines WL2 and WL3 to a reference level (e.g., VBL=VSS). This operates to store the bit-sequence “101” along the first row 160A. Cells along a selected column can be similarly written by setting the associated bit line high and individually selecting the word lines for the cells to be written along the selected column.
The data along a selected row or column can be subsequently read in a number of ways. In some embodiments, a page-mode operation is carried out in which read currents are applied by each of the bit lines to cells along a selected row. Sense amplifier circuitry (not shown) can sense the voltage drop across each memory cell along the selected row and latch an output state corresponding to the word data stored along the row.
At step 204, a block of the memory cells, such as a selected column or a plurality of selected columns, are erased by setting the memory cells to a first resistive state. In some embodiments, this is carried out by lowering the voltage of the associated first control lines below that of the fixed reference voltage, and flowing a body-drain junction current of the switching device through the associated RSE (
At step 206, selected ones of the erased memory cells are subsequently written to a second resistive state, such as by raising the voltage of the first control lines of the selected memory cells to a voltage above that of the fixed reference voltage, and applying a gate control voltage to the switching device (
As can be appreciated by one skilled in the art, the various embodiments illustrated herein provide a number of advantages over prior art configurations. The source-drain current through the cell transistor is uni-directional because it is only used to write in a single direction, such as the low resistance parallel state of the exemplary MTJ 112 of
The cell configuration embodied herein facilitates the use of higher spin-torque currents and/or the use of smaller devices. Also, the various embodiments herein allow connection of the source of an NMOSFET to be connected directly to the reference voltage VSS. This enables the use of smaller bit cells and eliminates the need for connections and drivers for an active source line SL since only two active signals connect to each cell (WL and BL). This can provide a more compact layout than prior art configurations.
A block erase approach as embodied herein also allows a large number of cells to be simultaneously written to a selected resistive state (such as logical 0), allowing control circuitry to more closely conform to mature Flash memory control technologies. While STRAM MTJs have been embodied herein, it will be appreciated that the various embodiments can be adapted for any number of different types of RSE and switching device constructions.
It is to be understood that even though numerous characteristics and advantages of various embodiments of the present invention have been set forth in the foregoing description, together with details of the structure and function of various embodiments of the invention, this detailed description is illustrative only, and changes may be made in detail, especially in matters of structure and arrangements of parts within the principles of the present invention to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
This application makes a claim of domestic priority under 35 U.S.C. §119(e) to U.S. Provisional Patent Application No. 61/104,402 filed Oct. 10, 2008.
Number | Name | Date | Kind |
---|---|---|---|
6341085 | Yamagami et al. | Jan 2002 | B1 |
6617642 | Georgescu | Sep 2003 | B1 |
6757842 | Harari et al. | Jun 2004 | B2 |
6800897 | Baliga | Oct 2004 | B2 |
6940742 | Yamamura | Sep 2005 | B2 |
6944052 | Subramanian et al. | Sep 2005 | B2 |
7045840 | Tamai et al. | May 2006 | B2 |
7180140 | Brisbin et al. | Feb 2007 | B1 |
7272034 | Chen et al. | Sep 2007 | B1 |
7362618 | Harari et al. | Apr 2008 | B2 |
7397713 | Harari et al. | Jul 2008 | B2 |
7432574 | Nakamura et al. | Oct 2008 | B2 |
7542356 | Lee et al. | Jun 2009 | B2 |
7646629 | Hamberg et al. | Jan 2010 | B2 |
7732881 | Wang | Jun 2010 | B2 |
20040114438 | Morimoto | Jun 2004 | A1 |
20050122768 | Fukumoto | Jun 2005 | A1 |
20060044703 | Inomata et al. | Mar 2006 | A1 |
20080007993 | Saitoh et al. | Jan 2008 | A1 |
20090161408 | Tanigami et al. | Jun 2009 | A1 |
Number | Date | Country |
---|---|---|
2007100626 | Sep 2007 | WO |
Number | Date | Country | |
---|---|---|---|
20100091548 A1 | Apr 2010 | US |
Number | Date | Country | |
---|---|---|---|
61104402 | Oct 2008 | US |