Nonplanar device with thinned lower body portion and method of fabrication

Information

  • Patent Grant
  • 10236356
  • Patent Number
    10,236,356
  • Date Filed
    Wednesday, August 9, 2017
    6 years ago
  • Date Issued
    Tuesday, March 19, 2019
    5 years ago
Abstract
A nonplanar semiconductor device having a semiconductor body formed on an insulating layer of a substrate. The semiconductor body has a top surface opposite a bottom surface formed on the insulating layer and a pair of laterally opposite sidewalls wherein the distance between the laterally opposite sidewalls at the top surface is greater than at the bottom surface. A gate dielectric layer is formed on the top surface of the semiconductor body and on the sidewalls of the semiconductor body. A gate electrode is formed on the gate dielectric layer on the top surface and sidewalls of the semiconductor body. A pair of source/drain regions are formed in the semiconductor body on opposite sides of the gate electrode.
Description
BACKGROUND OF THE INVENTION
1. Field of the Invention

The present invention relates to the field of semiconductor devices and more particularly to a nonplanar tri-gate transistor having a thinned lower body portion and method of fabrication.


2. Discussion of Related Art

In order to increase the performance of modern integrated circuits, such as microprocessors, silicon on insulator (SOI) transistors have been proposed. Silicon on insulator (SOI) transistors have an advantage in that they can be operated in a fully depleted manner. Fully depleted transistors have an advantage of ideal subthreshold gradients for optimized ON current/OFF current ratios.


An example of a proposed SOI transistor which can be operated in a fully depleted manner is a tri-gate transistor 100, such as illustrated in FIG. 1. Tri-gate transistor 100 includes a silicon body 104 formed on an insulating substrate 102 having a buried oxide layer 103 formed on a monocrystalline silicon substrate 105. A gate dielectric layer 106 is formed on the top and sidewalls of the silicon body 104 as shown in FIG. 1. A gate electrode 108 is formed on the gate dielectric layer and surrounds the body 104 on three sides, essentially providing a transistor 100 having three gate electrodes (G1, G2, G3), one on each of the sidewalls of the silicon body 104 and one on the top surface of the silicon body 104. A source region 110 and a drain region 112 are formed in the silicon body 104 on opposite sides of the gate electrode 108 as shown in FIG. 1.


An advantage of the tri-gate transistor 100 is that it exhibits good short channel effects (SCE). One reason tri-gate transistor 100 achieves good short channel effects is that the nonplanarity of the device places the gate electrode 108 in such a way as to surround the active channel region. That is, in the tri-gate device, the gate electrode 108 is in contact with three sides of the channel region. Unfortunately, the fourth side, the bottom part of the channel is isolated from the gate electrode by the buried oxide layer 103 and thus is not under close gate control.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is an illustration of a nonplanar or tri-gate device.



FIGS. 2A and 2B illustrate a tri-gate or nonplanar device with a thinned lower body portion in accordance with the present invention.



FIG. 3A illustrates a nonplanar device having multiple thinned lower body portions.



FIG. 3B is an illustration of a nonplanar device having a thinned lower body portion and including sidewall spacers, source/drain extensions and silicided source/drain regions.



FIGS. 4A-4H illustrate a method of forming a nonplanar device with a thinned lower body portion in accordance with an embodiment of the present invention.



FIGS. 5A-5D illustrate other semiconductor body profiles or shapes.





DETAILED DESCRIPTION OF THE PRESENT INVENTION

The present invention is a novel nonplanar device with a thinned lower body portion and a method of fabrication. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. In other instances, well known semiconductor processes and manufacturing techniques have not been described in particular detail in order to not unnecessarily obscure the present invention.


Embodiments of the present invention include a nonplanar or tri-gate transistor having a semiconductor body which is wrapped around on three sides by a gate dielectric layer and a gate electrode. In embodiments of the present invention, the bottom portion of the semiconductor body is made thinner than the top portion of the semiconductor body. Making the bottom portion of the semiconductor body thinner than the top portion increases the gate control over the bottom portion of the body resulting in better short channel effects. In an embodiment of the present invention, a semiconductor film is etched into a semiconductor body utilizing a dry etching process which utilizes a first process gas chemistry and a first RF bias. After forming the semiconductor body, the lower portion of the body is thinned utilizing the same etch chemistry and equipment but utilizing a lower RF bias in order to inwardly taper or facet the lower body portion.



FIGS. 2A and 2B illustrate a nonplanar or tri-gate device 200 having a semiconductor body with a thinned lower body portion. FIG. 2A is an overhead/side view of transistor 200 while FIG. 2B is an illustration of a cross-sectional view taken through the gate electrode. Transistor 200 is formed on a substrate 202 and includes a semiconductor body or fin 204. A gate dielectric layer 206 is formed on the top surface 234 and sidewalls 230 and 232 of a semiconductor body 204. A gate electrode 208 is formed on the gate dielectric layer 206 and surrounds the semiconductor body or fin on three sides. A source regions 210 and a drain region 212 are formed in the semiconductor body on opposite sides of the gate electrode 208 as shown in FIG. 2A.


As is readily apparent from FIGS. 2A and 2B, the semiconductor body 204 has a bottom portion 222 which is thinner than the top portion 224. That is, the distance between the sidewalls 230 and 232 is greater at the top surface 234 than at the bottom surface 236. In an embodiment of the present invention, sidewalls 230 and 232 of the top portion 224 are substantially vertical and are spaced a uniform distance apart while the sidewalls 230 and 232 of the bottom portion 222, are faceted or inwardly tapered to reduce the distance between the sidewalls 230 and 232 in the bottom portion. In an embodiment of the present invention, the distance between the sidewalls 230 and 232 near the bottom surface is between ½ to ⅔ the distance between the sidewalls 230 and 232 near the top surface 234. In an embodiment of the present invention, the sidewalls 230 and 232 begin to taper inwardly at approximately the midpoint of the height 238 of the semiconductor body 204 (i.e., sidewalls start tapering inwardly at the midpoint between the top surface 234 and bottom surface 236). In an embodiment of the present invention, the distance between the sidewalls 230 and 232 at the top surface 234 is between 20-30 nanometers while the distance between the sidewalls 230 and 232 near the bottom surface 236 is between 10-15 nanometers. In an embodiment of the present invention, the bottom portion 222 of the semiconductor body 204 is made sufficiently thin so that the gate control of the bottom portion is made similar to the gate control of the top portion. In an embodiment of the present invention, the bottom portion 222 of the semiconductor body 204 is made sufficiently thin relative to the top portion to improve the short channel effects of transistor 200.


Additionally, as illustrated in FIGS. 5A-5D, other semiconductor body profiles or shapes may be utilized to improve the short channel effects (SCE) of the tri-gate or nonplanar transistor 200. For example, as illustrated in FIG. 5A, the semiconductor body 204 can have a pair of sidewalls 230 and 232 which continually taper inward from the top surface 234 to the bottom surface 236. Additionally, in an embodiment of the present invention, as illustrated in FIG. 5B the semiconductor body 204 can have sidewalls 230 and 232 which continually taper inward from the top surface to the bottom surface and reach the bottom surface 236 at a point or substantially at point 502. In yet another embodiment of the present invention as illustrated in FIG. 5C, the semiconductor body 204 can have a pair of sidewalls 230 and 232 which include an upper vertical portion 510 separated by uniform distance, a middle inwardly tapered portion 512 and a lower portion 514 of vertical sidewalls separated by a second distance which is less than the distance separating the top portion sidewalls 510. In yet another embodiment of the present invention, the semiconductor body can have an upper portion 224 where the sidewalls 230 and 232 are faceted or tapered inwardly and a bottom portion 222 where the sidewalls 230 and 232 are vertical or substantially vertical. In each of the example illustrated in FIGS. 5A-5D, the distance between the sidewalls 230 and 232 of semiconductor body 204 on the top surface is greater than the distance between the semiconductor body on the bottom surface. In this way, the gate electrode 208 can have better control of the semiconductor body at the bottom surface and thereby improve the short channel effects of the device.


In an embodiment of the present invention, the tri-gate transistor 200 is formed on an insulating substrate 202 which includes a lower monocrystalline silicon substrate 250 upon which is formed an insulating layer 252, such as a silicon dioxide film. In an embodiment of the present invention, insulating layer 252 is a buried oxide layer of an SOI substrate. The tri-gate transistor 200, however, can be formed on any well known insulating substrate, such as substrates formed from silicon dioxide, nitrides, oxides, and sapphires.


Semiconductor body 204 is formed on insulating layer 252 of insulating substrate 202. Semiconductor body 204 can be formed on any well known material, such as but not limited to silicon (Si), germanium (Ge), silicon germanium (SixGey), gallium arsenide (GaAs), InSb, GaP and GaSb. Semiconductor body 204 can be formed of any well known material which can be reversely altered from an insulating state to a conductive state by applying external electrical controls. Semiconductor body 204 is ideally a single crystalline film when best electrical performance of transistor 200 is desired. For example, semiconductor body 204 is a single crystalline film when transistor 200 is used in higher performance applications, such as high density circuit, such as a microprocessor. Semiconductor body 204, however, can be a polycrystalline film when transistor 200 is used in applications requiring less stringent performance, such as liquid crystal displays. Insulator 252 isolate semiconductor body 204 from the monocrystalline silicon substrate 250. In an embodiment of the present invention, semiconductor body 204 is a single crystalline silicon film.


Gate dielectric layer 206 is formed on and around three sides of semiconductor body 204 as shown in FIGS. 2A and 2B. Gate dielectric layer 206 is formed on or adjacent to sidewall 230, on the top surface 234 of body 204 and on or adjacent to sidewall 232 of body 204 as shown in FIGS. 2A and 2B. Gate dielectric layer 206 can be any well known gate dielectric layer. In an embodiment of the present invention, the gate dielectric layer is a silicon dioxide (SiO2), silicon oxynitride (SiOxNy) or a silicon nitride (Si3N4) dielectric layer. In an embodiment of the present invention, the gate dielectric layer 206 is a silicon oxynitride film formed to a thickness between 5-20 Å. In an embodiment of the present invention, gate dielectric layer 206 is a high k gate dielectric layer, such as a metal oxide dielectric, such as but not limited to tantalum pentaoxide (TaO5), titanium oxide (TiO2) and hafnium oxide (HfO). Gate dielectric layer 206 can be other types of high k dielectric layers, such as but not limited to PZT and BST.


Gate electrode 208 is formed on and around gate dielectric layer 206 as shown in FIGS. 2A and 2B. Gate electrode 208 is formed on or adjacent to gate dielectric layer 206 formed on sidewall 230 of semiconductor body 204 is formed on gate dielectric layer 206 formed on the top surface 234 of semiconductor body 204 and is formed adjacent to or on gate dielectric layer 206 formed on sidewall 232 of semiconductor body 204. Gate electrode 208 has a pair of laterally opposite sidewalls 260 and 262 separated by a distance which defines the gate length (Lg) 264 of transistor 200. In an embodiment of the present invention, laterally opposite sidewalls 260 and 262 of gate electrode 208 run in a direction perpendicular to sidewalls 230 and 232 of semiconductor body 204.


Gate electrode 208 can be formed of any suitable gate electrode material. In an embodiment of the present invention, gate electrode 208 comprises a polycrystalline silicon film doped to a concentration density between 1×1019 atoms/cm3 to 1×1020 atoms/cm3. In an embodiment of the present invention, the gate electrode can be a metal gate electrode, such as but not limited to tungsten, tantalum, titanium and their nitrides. In an embodiment of the present invention, the gate electrode is formed from a material having a midgap workfunction between 4.5 to 4.8 eV. It is to be appreciated that gate electrode 208 need not necessarily be a single material and can be a composite stack of thin films, such as but not limited to polycrystalline silicon/metal electrode or metal/polycrystalline silicon electrode.


Transistor 200 has a source region 210 and a drain region 212. Source region 210 and drain region 212 are formed in semiconductor 204 on opposite sides of gate electrode 208 as shown in FIG. 2A. Source region 210 and drain region 212 are formed to an n type conductivity type when forming a NMOS transistor and are formed to a p type conductivity when forming a PMOS device. In an embodiment of the present invention, source region 210 and drain region 212 have a doping concentration between 1×1019 atoms/cm3 to 1×1021 atoms/cm3. Source region 210 and drain region 212 can be formed of the uniform concentration or can include subregions of different concentrations or dopant profiles, such as tip regions (e.g., source/drain extensions) and contact regions. In an embodiment of the present invention, when transistor 200 is a symmetrical transistor, source region 210 and drain region 212 have the same doping concentration and profile. In an embodiment of the present invention, when transistor 200 is formed as an asymmetrical transistor, then the doping concentration profile of the source region 210 and drain region 212 may vary in order to any particular electrical characteristics as well known in the art. Source region 210 and drain region 212 can be collectively referred to as a pair of source/drain regions.


The portion of semiconductor body 204 located between source region 210 and drain region 212, defines the channel region 270 of transistor 200. The channel region 270 can also be defined as the area of the semiconductor body 204 surrounded by the gate electrode 208. At times however, the source/drain region may extend slightly beneath the gate electrode through, for example, diffusion to define a channel region slightly smaller than the gate electrode length (Lg). In an embodiment of the present invention channel region 270 is intrinsic or undoped monocrystalline silicon. In an embodiment of the present invention, channel region 270 is doped monocrystalline silicon. When channel region 270 is doped it is typically doped to a conductivity level of between 1×1016 to 1×1019 atoms/cm3. In an embodiment of the present invention, when the channel region is doped it is typically doped to the opposite conductivity type of the source region 210 and the drain region 212. For example, when the source and drain regions are n type conductivity the channel region would be doped to p type conductivity. Similarly, when the source and drain regions are p type conductivity the channel region would be n type conductivity. In this manner a tri-gate transistor 200 can be formed into either a NMOS transistor or a PMOS transistor respectively. Channel region 270 can be uniformly doped or can be doped non-uniformly or with differing concentrations to provide particular electrical and performance characteristics. For example, channel regions 270 can include well-known “halo” regions, if desired.


By providing a gate dielectric and a gate electrode which surrounds the semiconductor body on three sides, the tri-gate transistor is characterized in having three channels and three gates, one gate and channel (G1) which extends between the source and drain regions on side 230 of silicon body 204, a second gate and channel (G2) which extends between the source and drain regions on the top surface of silicon body 204, and a third gate and channel (G3) which extends between the source and drain regions on the sidewall of silicon body 204. The gate “width” (Gw) of transistor 200 is the sum of the widths of the three channel regions. That is, the gate width of transistor 200 is equal to the length of sidewall 230 of silicon body 204, plus the length of top surface 234 of silicon body of 204, plus the length of sidewall 232 of silicon body 204. Larger “width” transistors can be obtained by using multiple devices coupled together (e.g., multiple silicon bodies 204 surrounded by a single gate electrode 208) as illustrated in FIG. 3A.


Because the channel region 270 is surrounded on three sides by gate electrode 208 and gate dielectric 206, transistor 200 can be operated in a fully depleted manner wherein when transistor 200 is turned “on” the channel region 270 fully depletes thereby providing the advantageous electrical characteristics and performance of a fully depleted transistor. That is, when transistor 200 is turned “ON” a depletion region is formed in channel region 270 along with an inversion layer at the surfaces of region 270 (i.e., an inversion layer is formed on the side surfaces and top surface of the semiconductor body). The inversion layer has the same conductivity type as the source and drain regions and forms a conductive channel between the source and drain regions to allow current to flow therebetween. The depletion region depletes free carriers from beneath the inversion layer. The depletion region extends to the bottom of channel region 270, thus the transistor can be said to be a “fully depleted” transistor. In embodiments of the present invention, the lower portion 222 of the semiconductor body 204 has been thinned relative to the upper portion so that the gate electrode can better control the lower portion of the semiconductor body. By thinning the lower portion, the two sidewall gates G1 and G3 can more easily deplete free carriers from beneath the inversion layer formed on the sidewalls of the lower portion of the semiconductor body 204. By thinning the lower portion 222 of semiconductor body 204, the two gates G1 and G3 from the sidewall can control the channel region in a manner similar to the way the three gates G1, G2 and G3 control the channel in the upper portion 224 of the semiconductor body 204. Thinning the bottom part of the body or fin not only decreases the thickness of a semiconductor between the two gates, but also decreases the width of that part of the body which is in contact with the buried oxide. These effects combined decrease the short channel effects in the tri-gate device having a thinned lower body portion.


Transistor 200 of the present invention, can be said to be an nonplanar transistor because the inversion layer of channel 270 is formed in both the horizontal and vertical directions in semiconductor body 204. The semiconductor device of the present invention, can also be considered to be a nonplanar device because the electric field from gate electrode 208 is applied from both horizontal (G2) and vertical sides (G1 and G3).


As stated above the gate width of transistor 200 is equal to the sum of the three gate widths created from semiconductor body 204 of transistor 200. In order to fabricate transistors with larger gate widths, transistor 200 can include additional or multiple semiconductor bodies or fins 204 as illustrated in FIG. 3A. Each semiconductor body or fin 204 has a gate dielectric layer 206 formed on its top surface and sidewalls as shown in FIG. 3A. Gate electrode 208 is formed on and adjacent to each gate dielectric layer 206 on each semiconductor body 204. Each semiconductor body 204 includes a source region 210 and drain region 212 formed in the semiconductor body 204 on opposite sides of gate electrode 208 as shown in FIG. 3A. In an embodiment of the present invention, each semiconductor body 208 is formed with same width and height (thickness) as other semiconductor bodies 204. In an embodiment of the present invention, each source region 210 and drain region 212 of the semiconductor bodies 204 are electrically coupled together by semiconductor material used to form semiconductor body 204 to form a source landing pad 310 and a drain landing pad 312 as shown in FIG. 3A. Alternatively, the source regions 210 and drain regions 212 can be coupled together by higher levels of metallization (e.g., metal 1, metal 2, metal 3) used to electrically interconnect various transistors 200 together in the functional circuits. The gate width of transistor 200 as shown in FIG. 3A would be equal to the sum of the gate width created by each of the semiconductor bodies 204. In this way, a nonplanar or tri-gate transistor 200 can be formed with any gate width desired. In an embodiment of the present invention, each of the semiconductor bodies 204 include a bottom portion 222 which is thinner than the top portion 224 as described above.


In an embodiment of the present invention, the source 210 and drain 212 can include a silicon or other semiconductor film 350 formed on and around semiconductor body 204 as shown in FIG. 3B. For example, semiconductor film 350 can be a silicon film or silicon alloy, such as silicon germanium (SixGeY). In an embodiment of the present invention, the semiconductor film 350 is a single crystalline silicon film formed of the same conductivity type as a source region 210 and drain region 212. In an embodiment of the present invention, the semiconductor film can be a silicon alloy, such as silicon germanium where silicon comprises approximately 1-99 atomic percent of the alloy. The semiconductor film 350 need not necessarily be a single crystalline semiconductor film and in embodiment can be a polycrystalline film. In an embodiment of the present invention, semiconductor film 350 is formed on the source region 210 and the drain region 212 of semiconductor body 204 to form “raised” source and drain regions. Semiconductor film 350 can be electrically isolated from a gate electrode 208 by a pair of dielectric sidewalls spacers 360, such as silicon nitride or silicon oxide or composites thereof. Sidewall spacers 360 run along laterally opposite sidewalls 260 and 262 of gate electrode 208 as shown in FIG. 3B thereby isolating the semiconductor film 350 from the gate electrode 208. In an embodiment of the present invention, sidewall spacer 360 have a thickness of between 20-200 Å. By adding a silicon or semiconductor film of the source and drain regions 210 and 212 of the semiconductor body and forming “raised” source and drain regions, the thickness of the source and drain regions is increased thereby reducing the source/drain contact resistance to transistor 200 improving its electrical characteristics and performance.


In an embodiment of the present invention, a silicide film 370, such as but not limited to titanium silicide, nickel silicide, cobalt silicide is formed on the source region 210 and drain region 212. In an embodiment of the present invention, silicide 370 is formed on silicon film 350 on semiconductor body 204 as shown in FIG. 3B. Silicide film 370, however, can be formed directly onto silicon body 204, if desired. Dielectric spacers 360 enables silicide 370 to be formed on semiconductor body 204 or silicon film 250 in a self-aligned process (i.e., a salicide process).


In an embodiment of the present invention, if desired, the silicon film 350 and/or the silicide film 370 can also be formed on the top of gate electrode 208 when gate electrode 208 is a silicon or silicon germanium film. The formation of silicon film 350 and silicide film 370 on the gate electrode 208 reduces the contact resistance of the gate electrode thereby improving the electrical performance of transistor 200.



FIGS. 4A-4H illustrate a method of forming a nonplanar transistor having a thinned lower body portion. The fabrication of the transistor begins with substrate 402. A silicon or semiconductor film 408 is formed on substrate 402 as shown in FIG. 4A. In an embodiment of the present invention, the substrate 402 is an insulating substrate, such as shown in FIG. 4A. In an embodiment of the present invention, insulating substrate 402 includes a lower monocrystalline silicon substrate 404 and a top insulating layer 406, such as a silicon dioxide film or silicon nitride film. Insulating layer 406 isolates semiconductor film 408 from substrate 404, and in embodiment is formed to a thickness between 200-2000 Å. Insulating layer 406 is sometimes referred to as a “buried oxide” layer. When a silicon or semiconductor film 408 is formed on an insulating substrate 402, a silicon or semiconductor on insulating (SOI) substrate is created.


Although semiconductor film 408 is ideally a silicon film, in other embodiments it can be other types of semiconductor films, such as but not limited to germanium (Ge), a silicon germanium alloy (SixGey), gallium arsenide (GaAs), InSb, GaP and GaSb. In an embodiment of the present invention, semiconductor film 408 is an intrinsic (i.e., undoped) silicon film. In other embodiments, semiconductor film 408 is doped to a p type or n type conductivity with a concentration level between 1×1016-1×1019 atoms/cm3. Semiconductor film 408 can be insitu doped (i.e., doped while it is deposited) or doped after it is formed on substrate 402 by for example ion-implantation. Doping after formation enables both PMOS and NMOS tri-gate devices to be fabricated easily on the same insulating substrate. The doping level of the semiconductor body at this point can be used to set the doping level of the channel region of the device.


Semiconductor film 408 is formed to a thickness which is approximately equal to the height desired for the subsequently formed semiconductor body or bodies of the fabricated tri-gate transistor. In an embodiment of the present invention, semiconductor film 408 has a thickness or height 409 of less than 30 nanometers and ideally less than 20 nanometers. In an embodiment of the present invention, semiconductor film 408 is formed to the thickness approximately equal to the gate “length” desired of the fabricated tri-gate transistor. In an embodiment of the present invention, semiconductor film 408 is formed thicker than desired gate length of the device. In an embodiment of the present invention, semiconductor film 480 is formed to a thickness which will enable the fabricated tri-gate transistor to be operated in a fully depleted manner for its designed gate length (Lg).


Semiconductor film 408 can be formed on insulating substrate 402 in any well-known method. In one method of forming a silicon on insulator substrate, known as the SIMOX technique, oxygen atoms are implanted at a high dose into a single crystalline silicon substrate and then anneal to form the buried oxide 406 within the substrate. The portion of the single crystalline silicon substrate above the buried oxide becomes the silicon film 408. Another technique currently used to form SOI substrates is an epitaxial silicon film transfer technique which is generally referred to as bonded SOI. In this technique a first silicon wafer has a thin oxide grown on its surface that will later serve as the buried oxide 406 in the SOI structure. Next, a high dose hydrogen implant is made into the first silicon wafer to form a high stress region below the silicon surface of the first wafer. This first wafer is then flipped over and bonded to the surface of a second silicon wafer. The first wafer is then cleaved along the high stress plain created by the hydrogen implant. This results in a SOI structure with a thin silicon layer on top, the buried oxide underneath all on top of the single crystalline silicon substrate. Well-known smoothing techniques, such as HCl smoothing or chemical mechanical polishing (CMP) can be used to smooth the top surface of semiconductor film 408 to its desired thickness.


At this time, if desired, isolation regions (not shown) can be formed into SOI substrate in order to isolate the various transistors to be formed therein from one another. Isolation regions can be formed by etching away portions of the substrate film 408 surrounding a tri-gate transistor, by for example well-known photolithographic and etching techniques, and then back filling the etched regions with an insulating film, such as SiO2.


In an embodiment of the present invention, a hard mask material 410 formed on semiconductor film 408 as shown in FIG. 4A. Hard mask material 410 is a material which can provide a hard mask for the etching of the semiconductor film 408. A hard mask material is a material which can retain its profile during etching of the semiconductor film 408. A hard mask material 410 is a material which will not etch or only slightly etch during the etching of semiconductor film 408. In an embodiment of the present invention, the hard mask material is formed of a material such that the etchant used to etch the semiconductor film 408 will etch thin film 408 at least five times faster than the hard mask material and ideally at least ten times faster. In an embodiment of the present invention, when semiconductor film 408 is a silicon film, the hard mask material 410 can be a silicon nitride or silicon oxynitride film. Hard mask material 410 is formed to a thickness sufficient to retain its profile during the entire etch of semiconductor film 408 but not too thick to cause difficulty in its patterning. In an embodiment of the present invention, the hard mask material 410 is formed to a thickness between 3 nanometers to 20 nanometers and ideally to a thickness less than 10 nanometers.


Next, as also shown in FIG. 4A, a photoresist mask 412 is formed on hard mask layer 410. Photoresist mask 412 contains a feature pattern to be transferred into the semiconductor film 408. The photoresist mask 412 can be formed by any well known techniques, such as by blanket depositing a photoresist material by masking, exposing and developing the photoresist film into a photoresist mask 412 having a desired pattern for the semiconductor film 408 to be patterned. Photoresist mask 412 is typically formed of an organic compound. Photoresist mask 412 is formed to a thickness sufficient to retain its profile while patterning the hard mask film 410 but yet is not formed to thick to prevent lithographic patterning into the smallest dimensions (i.e., critical dimensions) possible with photolithography system and process used.


Next, as shown in FIG. 4B, the hard mask material 410 is etched in alignment with photoresist mask 412 to form a hard mask 414 as shown in FIG. 4B. Photoresist mask 412 prevents the underlying portion of hard mask material 410 from becoming etched. In an embodiment of the present invention, the hard mask is etched with an etchant which can etch the hard mask material but does not etch the underlying semiconductor film 208. The hard mask material is etched with an etchant that has almost perfect selectivity to the underlying semiconductor film 208. That is, in an embodiment of the present invention, the hard mask etchant etches the hard mask material at least one hundred times faster than the underlying semiconductor film 208 (i.e., an etchant has a hard mask to semiconductor film selectivity of at least 50:1). When the hard mask material 414 is a silicon nitride or silicon oxynitride film, hard mask material 410 can be etched into a hard mask 414 utilizing a dry etch process, such as a reactive ion etching/ecr plasma etching. In an embodiment of the present invention, a silicon nitride or silicon oxynitride hard mask is reactive ion etched utilizing chemistry comprising CHF3 and O2 and Ar/CH2F2 and C4F8 and Ar and O2.


Next, as shown in FIG. 4C, after hard mask film 410 has been patterned into a hard mask 414, photoresist mask 412 can be removed by well known techniques. For example, photoresist mask 412 can be removed utilizing a “piranha” clean solution which includes sulfuric acid and hydrogen peroxide. Additionally, residue from photoresist mask 412 can be removed with an O2 ashing.


Although not required, it is desirable to remove photoresist mask 412 prior to etching semiconductor film 408 so that a polymer film from the photoresist does not form on the sidewalls of the patterned semiconductor film 408. It is desirable to first remove the photoresist mask 412 prior to etching of the semiconductor film 408 because dry etching processes can erode the photoresist mask and cause a polymer film to develop on the sidewalls of the semiconductor body which can be hard to remove and which can detrimentally device performance. By first removing the photoresist film 412 prior to patterning the semiconductor thin film 408, the semiconductor thin film 408 can be patterned and pristine sidewalls maintained.


Next, as shown in FIG. 4D, semiconductor film 408 is etched in alignment with hard mask 414 to form a semiconductor body 416 having a pair of laterally opposite sidewalls 418 and 420. Hard mask 414 prevents the underlying portion of semiconductor film 208 from becoming etched during the etching process. The etch is continued until the underlying insulating substrate is reached. In an embodiment of the present invention, the etch “end points” on the buried oxide layer 406. Semiconductor film 208 etched with an etchant which etches semiconductor 208 without significantly etching hard mask 414. In an embodiment of the present invention, semiconductor film 408 is anisotropically etched so that semiconductor body 416 has nearly vertical sidewalls 418 and 420 formed in alignment with the sidewalls of hard mask 414 thereby providing an almost perfect fidelity with hard mask 414. When hard mask 414 is a silicon nitride or silicon oxynitride hard mask and semiconductor film 408 is a silicon film, silicon film 408 can be etched utilizing a dry etch process comprising HBr/Ar/O2.


In an embodiment of the present invention, semiconductor body 408 is etched utilizing an electron cyclotron residence (ECR) plasma etcher. In an embodiment of the present invention, an ECR plasma etcher using a chemistry comprising HBr/O2 with a pressure between 0.2 to 0.8 pascal and the RF power of approximately 120 watts is used to etch a silicon thin film 408 into a silicon body 416. Such an etch process produces a substantially anisotropic etch to provide substantially vertical sidewalls 418 and 420 as shown in FIG. 4D. Additionally, such an etch has a high selectivity (approximately 20:1) to the buried oxide layer 406 so that the buried oxide layer etches very little and can be used as an etch stop and for end point detection. The ability to end point detect is important to insure that all of the semiconductor film clears from the buried oxide layer because the thickness 409 of the thin film across the wafer may vary and the etch rate of different width semiconductor bodies may also vary. In an embodiment of the present invention, an RF bias of between 100-120 watts is used. The RF bias controls the electron energy in the etch which in turn controls the anisotropic profile of the etch.


Next, as shown in FIG. 4F, the semiconductor body 416 is etched so as the reduce the distance between the sidewalls 418 and 420 in the lower portion of the semiconductor body 416. The etching of a semiconductor body to thin the lower portion of the semiconductor body can be referred to as the “profile” etch. In an embodiment of the present invention, the profile etch is utilized to inwardly taper or form facets 422 and 424 on the sidewalls 418 and 420 as illustrated in FIG. 4E. It is to be appreciated that in other embodiments of the present invention, the profile etch can thin the lower body portion as illustrated in FIGS. 5A-5D. In an embodiment of the present invention, a plasma etch process which produces an isotropic etch is utilized to reduce the distance between the sidewalls in lower portion of the semiconductor body as compared to the upper portion of the semiconductor body. In an embodiment of the present invention, the same plasma etch equipment and etch chemistry is used during the profile etch as is used during the patterning of the semiconductor film 408 except that the RF bias is decreased so that the vertical directionality of the ions is reduced. In an embodiment of the present invention, when semiconductor body 416 is a silicon body, the profile etch can be accomplished utilizing an ECR plasma etcher with a chemistry comprising HBr/O2 and a pressure between 0.2 to 0.8 pascal with an RF bias between 50-70 watts.


Next, as also shown in FIG. 4F, the hard mask 414 is removed from semiconductor body 416 having a thinned lower body portion. In an embodiment of the present invention, when hard mask 414 is a silicon nitride or silicon oxynitride film, a wet chemistry comprising phosphoric acid and Di water can be used to remove the hard mask. In an embodiment of the present invention, the hard mask etch comprises between 80-90% phosphoric acid (by volume) and Di water heated to a temperature between 150-170° C. and ideally to 160° C. is used. Such an etchant will have an almost perfect selectivity between the silicon nitride hard mask 214 and buried oxide layer 406.


Next, if desired, after removing hard mask 414 as illustrated in FIG. 4F, semiconductor body 416 can be exposed to a wet etchant to clean the body 416. In an embodiment of the present invention, a silicon body 416 is exposed to a wet etchant comprising ammonia hydroxide (NH4OH) to remove any line edge roughness or pitting which may have developed during the patterning of the silicon body 416. In an embodiment of the present invention, a silicon body 416 is exposed for a period of time of between 30 seconds to 2 minutes to an etchant comprising between 0.1-1% of ammonia hydroxide by volume at a temperature between 20-30 degrees Celsius in order to provide a semiconductor body 416 with pristine sidewalls 418 and 420.


Next, as illustrated in FIG. 4G, a gate dielectric layer 430 is formed on sidewalls 418 and 420 and the top surface of semiconductor body 416. The gate dielectric layer can be a deposited dielectric or a grown dielectric. In an embodiment of the present invention, the gate dielectric layer 426 is a silicon oxynitride dielectric film grown by a dry/wet oxidation process. In an embodiment of the present invention, the silicon oxide film is grown to a thickness between 5-15 Å. In an embodiment of the present invention, the gate dielectric layer 430 is a deposited dielectric, such as but not limited to a high dielectric constant film, such as a metal oxide dielectric, such as tantalum pentaoxide (Ta2O5), titanium oxide (TiO2), hafnium oxide, zirconium oxide, and aluminum oxide. Additionally, in an embodiment of the present invention, gate dielectric layer 430 can be other high k dielectric films, such as but limited to PZT and BST. Any well known technique can be utilized to deposit a high k dielectric, such as but not limited to chemical vapor deposition, atomic layer deposition and sputtering.


Next, gate electrode 432 is formed on the gate dielectric layer 430 formed on the top surface of semiconductor body 416 and is formed on or adjacent to the gate dielectric layer 430 formed on or adjacent to sidewalls 418 and 420 as shown in FIG. 4G. The gate electrode 432 has a top surface opposite a bottom surface formed on insulating layer 406 and has a pair of laterally opposite sidewalls 434 and 436 which define the gate length of the device. Gate electrode 432 can be formed by blanket depositing a suitable gate electrode material over the substrate and then patterning the gate electrode material with well known photolithograph and etching techniques to form a gate electrode 432 from the gate electrode material. In an embodiment of the present invention, the gate electrode material comprises polycrystalline silicon. In another embodiment of the present invention, the gate electrode material comprises a polycrystalline silicon germanium alloy. In yet other embodiments of the present invention, the gate electrode material can comprise a metal film, such as but not limited to tungsten, tantalum and their nitrides. In an embodiment of the present invention, the photolithography process used to find the gate electrode 432 utilizes the minimum or smallest dimension lithography process used to fabricate the nonplanar transistor (that is, in an embodiment of the present invention, the gate length (Lg) of the gate electrode 432 has a minimum feature dimension of the transistor defined by photolithography). In an embodiment of the present invention, the gate length is less than or equal to 30 nanometers and ideally less than 20 nanometers. It is to be appreciated that although the gate dielectric layer and gate electrode, as illustrated in FIGS. 4G and 4H, are formed with a “subtractive” process whereby undesired portions are etched away, the gate electrode can be formed with a replacement gate process whereby a sacrificial gate electrode is first formed, an interlayer dielectric formed adjacent thereto, the sacrificial gate electrode then removed to form an opening in which the gate electrode is then formed as is well known in the art.


Next, as shown in FIG. 4H, a source region 440 and a drain region 442 are then formed in the semiconductor body 416 on opposite sides of gate electrode 432. For a PMOS transistor, the semiconductor body are doped to a p type conductivity with a concentration between 1×1020 to 1×1021 atoms/cm3. For an NMOS nonplanar transistor, the semiconductor body 416 is doped with n type conductivity to a concentration between 1×1020 to 1×1021 atmos/cm3 to form the source/drain regions. In an embodiment of the present invention, the source/drain regions can be formed by ion implantation. In an embodiment of the present invention, the ion implantation occurs in a vertical direction (i.e., a direction perpendicular to the substrate) as shown in FIG. 4H. The gate electrode 432 is a polysilicon gate electrode and can be doped during the ion implantation process. The gate electrode 432 acts as a mask to prevent the ion implantation step from doping the channel region of the nonplanar transistor. Again, the channel region is a portion of the semiconductor body 416 located beneath or surrounded by the gate electrode 432. If the gate electrode 432 is a metal electrode a dielectric hard mask can be used to block the doping during ion implantation process. In other embodiments or other methods, such as solid source diffusion may be used to dope the semiconductor body to form the source and drain regions. In embodiments of the present invention, the source/drain regions may also include subregions, such as source/drain extensions and source/drain contact regions. In such a case, the semiconductor body 416 would be doped on either side of the gate electrode 432 to form the source/drain extensions and then a pair of sidewall spacers such as illustrated in FIG. 3B would be formed along the sidewalls of the gate electrode and a second doping step utilized to form heavily doped source/drain contact region as is well known in the art. Additionally, if desired at this time, additional silicon and/or silicide can be formed onto the semiconductor bodies 416 to form raised source/drain regions and reduce the contact resistance of the device. This completes the fabrication of a nonplanar device having a semiconductor body with a thinned lower portion to improve device performance.

Claims
  • 1. A nonplanar transistor, comprising: a semiconductor body disposed above a substrate, the semiconductor body having a channel region comprising: a top surface; anda pair of laterally opposite sidewalls extending downward from the top surface;an upper body portion adjacent the top surface and above a middle body portion above a lower body portion, wherein a widest width of the upper body portion is located where the upper body portion meets the middle body portion, wherein the laterally opposite sidewalls of the middle body portion taper continually inward downward from the upper body portion to the lower body portion, and wherein the lower body portion has substantially vertical sidewalls;a gate dielectric layer formed on and in direct contact with the top surface and the sidewalls of the channel region including on and in direct contact with the laterally opposite sidewalls of the middle body portion which continually taper inward and including on and in direct contact with the substantially vertical sidewalls of the lower body portion;a gate electrode formed on the gate dielectric layer on the top surface and sidewalls of the channel region; anda pair of source/drain regions on opposite sides of the channel region.
  • 2. The nonplanar transistor of claim 1, wherein the channel region is disposed on an insulating layer disposed on the substrate.
  • 3. The nonplanar transistor of claim 1, wherein a distance between the sidewalls at a bottom of the lower body portion is sufficiently small so as to improve the short channel effects of the transistor.
  • 4. The nonplanar transistor of claim 1, wherein the semiconductor body comprises silicon.
  • 5. The nonplanar transistor of claim 1, wherein the composition of the gate dielectric layer formed on the top surface is the same composition as the gate dielectric layer formed on the sidewalls.
  • 6. The nonplanar transistor of claim 1, wherein the gate dielectric layer is a continuous gate dielectric layer formed on and in direct contact with the top surface and the sidewalls of the channel region.
  • 7. A method of fabricating a nonplanar transistor, the method comprising: forming a semiconductor body above a substrate, the semiconductor body having a channel region comprising: a top surface; anda pair of laterally opposite sidewalls extending downward from the top surface;an upper body portion adjacent the top surface and above a middle body portion above a lower body portion, wherein a widest width of the upper body portion is located where the upper body portion meets the middle body portion, wherein the laterally opposite sidewalls of the middle body portion taper continually inward downward from the upper body portion to the lower body portion, and wherein the lower body portion has substantially vertical sidewalls;forming a gate dielectric layer on and in direct contact with the top surface and the sidewalls of the channel region on and in direct contact with the top surface and the sidewalls of the channel region including on and in direct contact with the laterally opposite sidewalls of the middle body portion which continually taper inward and including on and in direct contact with the substantially vertical sidewalls of the lower body portion;forming a gate electrode on the gate dielectric layer on the top surface and sidewalls of the channel region; andforming a pair of source/drain regions on opposite sides of the channel region.
  • 8. The method of claim 7, wherein forming the semiconductor body comprises forming the channel region on an insulating layer.
  • 9. The method of claim 7, wherein forming the semiconductor body comprises forming a silicon body.
  • 10. The method of claim 7, wherein forming the gate dielectric layer comprises forming a same composition gate dielectric layer on the top surface and on the sidewalls.
  • 11. The method of claim 7, wherein forming the gate dielectric layer comprises forming a continuous gate dielectric layer on and in direct contact with the top surface and the sidewalls of the channel region.
Parent Case Info

This application is a continuation application of co-pending U.S. patent application Ser. No. 14/856,490, filed Sep. 16, 2015, which is continuation application of U.S. patent application Ser. No. 14/273,373, filed May 8, 2014, which is continuation application of U.S. patent application Ser. No. 13/908,858, filed Jun. 3, 2013, now U.S. Pat. No. 8,749,026 issued Jun. 10, 2014, which is a continuation of U.S. patent application Ser. No. 13/243,441, filed Sep. 23, 2011, now U.S. Pat. No. 8,502,351 issued Aug. 6, 2013, which is a divisional of U.S. patent application Ser. No. 12/954,241, filed Nov. 24, 2010, now U.S. Pat. No. 8,067,818 issued Nov. 29, 2011, which is a divisional of U.S. patent application Ser. No. 10/973,228 filed Oct. 25, 2004, now abandoned.

US Referenced Citations (575)
Number Name Date Kind
3387820 Sanderfer et al. Jun 1968 A
4231149 Chapman et al. Nov 1980 A
4487652 Almgren Dec 1984 A
4711701 McLevige Dec 1987 A
4751201 Nottenburg et al. Jun 1988 A
4818715 Chao Apr 1989 A
4871692 Lee et al. Oct 1989 A
4872046 Morkoc et al. Oct 1989 A
4905063 Beltram et al. Feb 1990 A
4906589 Chao Mar 1990 A
4907048 Huang Mar 1990 A
4914059 Nissim et al. Apr 1990 A
4994873 Madan Feb 1991 A
4996574 Shirasaki et al. Feb 1991 A
5023203 Choi Jun 1991 A
5120666 Gotou Jun 1992 A
5124777 Lee Jun 1992 A
5179037 Seabaugh Jan 1993 A
5216271 Tagaki et al. Jun 1993 A
5218213 Gaul et al. Jun 1993 A
5278012 Yamanaka et al. Jan 1994 A
5278102 Horie Jan 1994 A
5308999 Gotou May 1994 A
5328810 Lowrey et al. Jul 1994 A
5338959 Kim et al. Aug 1994 A
5346836 Manning et al. Sep 1994 A
5346839 Sundaresan Sep 1994 A
5357119 Wang et al. Oct 1994 A
5371024 Hieda et al. Dec 1994 A
5391506 Tada et al. Feb 1995 A
5398641 Shih Mar 1995 A
5428237 Yuzurihara et al. Jun 1995 A
5466621 Hisamoto et al. Nov 1995 A
5475869 Gomi et al. Dec 1995 A
5479033 Baca et al. Dec 1995 A
5482877 Rhee Jan 1996 A
5495115 Kudo et al. Feb 1996 A
5514885 Myrick May 1996 A
5521859 Ema et al. May 1996 A
5539229 Noble, Jr. et al. Jul 1996 A
5543351 Hirai et al. Aug 1996 A
5545586 Koh et al. Aug 1996 A
5554870 Fitch et al. Sep 1996 A
5563077 Ha Oct 1996 A
5576227 Hsu Nov 1996 A
5578513 Maegawa Nov 1996 A
5595919 Pan Jan 1997 A
5595941 Okarnoto et al. Jan 1997 A
5652454 Iwamatsu et al. Jul 1997 A
5658806 Lin et al. Aug 1997 A
5665203 Lee et al. Sep 1997 A
5682048 Shinohara et al. Oct 1997 A
5698869 Yoshimi et al. Dec 1997 A
5701016 Burroughs et al. Dec 1997 A
5804848 Mukai Jan 1998 A
5716879 Choi et al. Feb 1998 A
5739544 Yuki et al. Apr 1998 A
5760442 Shigyo et al. Jun 1998 A
5770513 Okaniwa Jun 1998 A
5773331 Solomon et al. Jun 1998 A
5776821 Haskell et al. Jul 1998 A
5793088 Choi et al. Aug 1998 A
5811324 Yang Sep 1998 A
5814545 Seddon et al. Sep 1998 A
5814895 Hirayanna et al. Sep 1998 A
5821629 Wen et al. Oct 1998 A
5827769 Aminzadeh et al. Oct 1998 A
5844278 Mizuno et al. Dec 1998 A
5856225 Lee et al. Jan 1999 A
5859456 Efland et al. Jan 1999 A
5880015 Hata Mar 1999 A
5883564 Partin Mar 1999 A
5888309 Yu Mar 1999 A
5889304 Watanabe et al. Mar 1999 A
5905285 Gardner et al. May 1999 A
5908313 Chau et al. Jun 1999 A
5952701 Bulucea et al. Sep 1999 A
5899710 Mukai Oct 1999 A
5965914 Miyamoto Oct 1999 A
5976767 Li Nov 1999 A
5981400 Lo Nov 1999 A
5985726 Yu et al. Nov 1999 A
6013926 Oku et al. Jan 2000 A
6018176 Lim Jan 2000 A
6031249 Yamazaki et al. Feb 2000 A
6051452 Shigyo et al. Apr 2000 A
6054355 InUmiya et al. Apr 2000 A
6063675 Rodder May 2000 A
6063677 Rodder et al. May 2000 A
6066869 Noble et al. May 2000 A
6087208 Krivokapic et al. Jul 2000 A
6093621 Tseng Jul 2000 A
6114201 Wu Sep 2000 A
6114206 Yu Sep 2000 A
6117697 Seaford et al. Sep 2000 A
6117741 Chatterjee et al. Sep 2000 A
6120846 Hintermaier et al. Sep 2000 A
6130123 Liang et al. Oct 2000 A
6133593 Boos et al. Oct 2000 A
6144072 Iwamatsu et al. Nov 2000 A
6150222 Gardner et al. Nov 2000 A
6153485 Pey et al. Nov 2000 A
6159808 Chuang Dec 2000 A
6163053 Kawashima Dec 2000 A
6165880 Yaung et al. Dec 2000 A
6174820 Habermehl et al. Jan 2001 B1
6190975 Kubo et al. Feb 2001 B1
6200865 Gardner et al. Mar 2001 B1
6218309 Miller et al. Apr 2001 B1
6251729 Montree et al. Jun 2001 B1
6251751 Chu et al. Jun 2001 B1
6251763 InUmiya et al. Jun 2001 B1
6252262 Jonker et al. Jun 2001 B1
6252284 Muller et al. Jun 2001 B1
6259135 Hsu et al. Jul 2001 B1
6261921 Yen et al. Jul 2001 B1
6262456 Yu et al. Jul 2001 B1
6274503 Hsieh Aug 2001 B1
6287924 Chau et al. Sep 2001 B1
6294416 Wu Sep 2001 B1
6307235 Forbes et al. Oct 2001 B1
6310367 Yagishita et al. Oct 2001 B1
6317444 Chakrabarti Nov 2001 B1
6319807 Yeh et al. Nov 2001 B1
6320212 Chow Nov 2001 B1
6335251 Miyano et al. Jan 2002 B2
6358800 Tseng Mar 2002 B1
6359311 Colinge et al. Mar 2002 B1
6362111 Laaksonen et al. Mar 2002 B1
6368923 Huang Apr 2002 B1
6376317 Forbes et al. Apr 2002 B1
6383882 Lee et al. May 2002 B1
6387820 Sanderfer May 2002 B1
6391782 Yu May 2002 B1
6396108 Krivokapic et al. May 2002 B1
6399970 Kubo et al. Jun 2002 B2
6403434 Yu Jun 2002 B1
6403981 Yu Jun 2002 B1
6406795 Hwang et al. Jun 2002 B1
6407442 Inoue et al. Jun 2002 B2
6410371 Yu et al. Jun 2002 B1
6413802 Hu et al. Jul 2002 B1
6413877 Annapragada Jul 2002 B1
6424015 Ishibashi et al. Jul 2002 B1
6437550 Andoh et al. Aug 2002 B2
6457890 Kohlruss et al. Oct 2002 B1
6458662 Yu Oct 2002 B1
6459123 Enders et al. Oct 2002 B1
6465290 Suguro et al. Oct 2002 B1
6466621 Hisamoto et al. Oct 2002 B1
6472258 Adkisson et al. Oct 2002 B1
6475869 Yu Nov 2002 B1
6475890 Yu Nov 2002 B1
6479866 Xiang Nov 2002 B1
6483146 Lee Nov 2002 B2
6483151 Wakabayashi et al. Nov 2002 B2
6483156 Adkisson et al. Nov 2002 B1
6495403 Skotnicki et al. Dec 2002 B1
6498096 Bruce et al. Dec 2002 B2
6500767 Chiou et al. Dec 2002 B2
6501141 Leu Dec 2002 B1
6506692 Andideh Jan 2003 B2
6515339 Shin et al. Feb 2003 B2
6525403 Inaba et al. Feb 2003 B2
6526996 Chang et al. Mar 2003 B1
6534807 Mandelman et al. Mar 2003 B2
6537862 Song Mar 2003 B2
6537885 Kang et al. Mar 2003 B1
6537901 Cha et al. Mar 2003 B2
6541829 Nishinohara et al. Apr 2003 B2
6555879 Krivokapic et al. Apr 2003 B1
6562665 Yu May 2003 B1
6562687 Deleonibus May 2003 B1
6566734 Sugihara et al. May 2003 B2
6583469 Fried et al. Jun 2003 B1
6605498 Murthy et al. Aug 2003 B1
6607948 Sugiyama et al. Aug 2003 B1
6610576 Nowak Aug 2003 B2
6611029 Ahmed et al. Aug 2003 B1
6630388 Sekigawa et al. Oct 2003 B2
6635909 Clark et al. Oct 2003 B2
6642090 Fried et al. Nov 2003 B1
6642114 Nakamura Nov 2003 B2
6645797 Buynoski et al. Nov 2003 B1
6645826 Yamazaki et al. Nov 2003 B2
6645861 Cabral et al. Nov 2003 B2
6656853 Ito Dec 2003 B2
6657259 Fried et al. Dec 2003 B2
6660598 Hanafi et al. Dec 2003 B2
6664160 Park et al. Dec 2003 B2
6680240 Maszara Jan 2004 B1
6686231 Ahmed et al. Feb 2004 B1
6689650 Gambino et al. Feb 2004 B2
6693324 Maegawa et al. Feb 2004 B2
6696366 Morey et al. Feb 2004 B1
6706571 Yu et al. Mar 2004 B1
6709982 Buynoski et al. Mar 2004 B1
6713396 Anthony Mar 2004 B2
6716684 Krivokapic et al. Apr 2004 B1
6716686 Buynoski et al. Apr 2004 B1
6716690 Wang et al. Apr 2004 B1
6730964 Horiuchi May 2004 B2
6744103 Synder Jun 2004 B2
6756657 Zhang et al. Jun 2004 B1
6762469 Mocuta et al. Jul 2004 B2
6764884 Yu et al. Jul 2004 B1
6765303 Krivokapic et al. Jul 2004 B1
6770516 Wu et al. Aug 2004 B2
6774390 Sugiyama et al. Aug 2004 B2
6780694 Doris et al. Aug 2004 B2
6784071 Chen et al. Aug 2004 B2
6784076 Gonzalez et al. Aug 2004 B2
6787402 Yu Sep 2004 B1
6787406 Hill et al. Sep 2004 B1
6787439 Ahmed et al. Sep 2004 B2
6787845 Deieonibus Sep 2004 B2
6787854 Yang et al. Sep 2004 B1
6790733 Natzle et al. Sep 2004 B1
6794313 Chang Sep 2004 B1
6794718 Nowak et al. Sep 2004 B2
6798000 Luyken et al. Sep 2004 B2
6800885 An et al. Oct 2004 B1
6800910 Lin et al. Oct 2004 B2
6803631 Dakshina-Murthy et al. Oct 2004 B2
6812075 Fried et al. Nov 2004 B2
6812111 Cheong et al. Nov 2004 B2
6815277 Fried et al. Nov 2004 B2
6821834 Ando Nov 2004 B2
6825506 Chau et al. Nov 2004 B2
6830998 Pan et al. Dec 2004 B1
6831310 Matthew et al. Dec 2004 B1
6833588 Yu et al. Dec 2004 B2
6835614 Hanafi et al. Dec 2004 B2
6835618 Dakshina-Murthy et al. Dec 2004 B1
6838322 Pham et al. Jan 2005 B2
6844238 Yeo et al. Jan 2005 B2
6849556 Takahashi Feb 2005 B2
6849884 Clark et al. Feb 2005 B2
6852559 Kwak et al. Feb 2005 B2
6855588 Liao et al. Feb 2005 B1
6855606 Chen et al. Feb 2005 B2
6855990 Yeo et al. Feb 2005 B2
6858472 Schoenfeld Feb 2005 B2
6858478 Chau et al. Feb 2005 B2
6864519 Yeo et al. Mar 2005 B2
6864540 Divakaruni et al. Mar 2005 B1
6867433 Yeo et al. Mar 2005 B2
6867460 Andreson et al. Mar 2005 B1
6869868 Chiu et al. Mar 2005 B2
6869898 Inaki et al. Mar 2005 B2
6870226 Maede et al. Mar 2005 B2
6881635 Chidambarrao et al. Apr 2005 B1
6884154 Mizushima et al. Apr 2005 B2
6885055 Lee Apr 2005 B2
6888199 Nowak et al. May 2005 B2
6890811 Hou et al. May 2005 B2
6891234 Connelly et al. May 2005 B1
6897527 Dakshina-Murthy et al. May 2005 B2
6902947 Chinn et al. Jun 2005 B2
6902962 Yeo et al. Jun 2005 B2
6909147 Aller et al. Jun 2005 B2
6909151 Hareland et al. Jun 2005 B2
6919238 Bohr Jul 2005 B2
6921691 Li et al. Jul 2005 B1
6921702 Anh et al. Jul 2005 B2
6921963 Krivokapic et al. Jul 2005 B2
6921982 Joshi et al. Jul 2005 B2
6924190 Dennison Aug 2005 B2
6946377 Chambers Sep 2005 B2
6949433 Ke et al. Sep 2005 B1
6955961 Chung Oct 2005 B1
6955969 Djomehri et al. Oct 2005 B2
6956281 Smith et al. Oct 2005 B2
6960517 Rios et al. Nov 2005 B2
6967351 Fried et al. Nov 2005 B2
6969878 Coronel et al. Nov 2005 B2
6970373 Datta et al. Nov 2005 B2
6974738 Hareland Dec 2005 B2
6975014 Krivokapic et al. Dec 2005 B1
6982433 Hoffman et al. Jan 2006 B2
6997415 Wozniak et al. Feb 2006 B2
6998301 Yu et al. Feb 2006 B1
6998318 Park Feb 2006 B2
7005366 Chau et al. Feb 2006 B2
7013447 Mathew et al. Mar 2006 B2
7018551 Beintner et al. Mar 2006 B2
7045401 Lee et al. May 2006 B2
7045407 Keating et al. May 2006 B2
7045441 Chang et al. May 2006 B2
7045451 Shenai-Khatkhate et al. May 2006 B2
7049654 Chang May 2006 B2
7056794 Ku et al. Jun 2006 B2
7060539 Chidambarrao et al. Jun 2006 B2
7061055 Sekigawa et al. Jun 2006 B2
7071064 Doyle et al. Jul 2006 B2
7074623 Lochtefeld et al. Jul 2006 B2
7074656 Yeo Jul 2006 B2
7074662 Yeo et al. Jul 2006 B2
7084018 Lee et al. Aug 2006 B1
7105390 Brask et al. Sep 2006 B2
7105891 Visokay Sep 2006 B2
7105894 Yeo et al. Sep 2006 B2
7105934 Anderson et al. Sep 2006 B2
7112478 Grupp et al. Sep 2006 B2
7115945 Lee et al. Oct 2006 B2
7115954 Shimizu et al. Oct 2006 B2
7119402 Kinoshita et al. Oct 2006 B2
7122463 Ohuchi Oct 2006 B2
7132360 Schaefer et al. Nov 2006 B2
7138320 Bentum et al. Nov 2006 B2
7141480 Adam et al. Nov 2006 B2
7141856 Lee et al. Nov 2006 B2
7154118 Lindert Dec 2006 B2
7163851 Adadeer et al. Jan 2007 B2
7163898 Mariani et al. Jan 2007 B2
7172943 Yeo et al. Feb 2007 B2
7183137 Lee et al. Feb 2007 B2
7187043 Arai et al. Mar 2007 B2
7196372 Yu et al. Mar 2007 B1
7214991 Yeo et al. May 2007 B2
7235822 Li Jun 2007 B2
7238564 Ko et al. Jul 2007 B2
7241653 Hareland et al. Jul 2007 B2
7247547 Zhu et al. Jul 2007 B2
7247578 Brask Jul 2007 B2
7250367 Vaartstra et al. Jul 2007 B2
7250645 Wang et al. Jul 2007 B1
7250655 Bae et al. Jul 2007 B2
7256455 Ahmed et al. Aug 2007 B2
7268024 Yeo et al. Sep 2007 B2
7268058 Chau et al. Sep 2007 B2
7273785 Dennard et al. Sep 2007 B2
7291886 Doris et al. Nov 2007 B2
7297600 Oh et al. Nov 2007 B2
7304336 Cheng et al. Dec 2007 B2
7323710 Kim et al. Jan 2008 B2
7326634 Lindert et al. Feb 2008 B2
7329913 Brask et al. Feb 2008 B2
7339241 Orlowski et al. Mar 2008 B2
7341902 Anderson et al. Mar 2008 B2
7348284 Doyle et al. Mar 2008 B2
7348642 Nowak Mar 2008 B2
7354817 Wantanabe et al. Apr 2008 B2
7358121 Chau et al. Apr 2008 B2
7385262 O'Keefee et al. Jun 2008 B2
7388259 Doris et al. Jun 2008 B2
7396730 Li Jul 2008 B2
7439120 Pei Oct 2008 B2
7452778 Chen et al. Nov 2008 B2
7456471 Anderson et al. Nov 2008 B2
7456476 Hareland et al. Nov 2008 B2
7479421 Kavalieros et al. Jan 2009 B2
7573059 Hudait et al. Aug 2009 B2
7585734 Kang et al. Sep 2009 B2
7612416 Takeuchi et al. Nov 2009 B2
7655989 Zhu et al. Feb 2010 B2
7701018 Yamagami et al. Apr 2010 B2
20010019886 Bruce et al. Sep 2001 A1
20010026985 Kim et al. Oct 2001 A1
20010040907 Chakrabarti Nov 2001 A1
20020011612 Hieda Jan 2002 A1
20020036290 Inaba et al. Mar 2002 A1
20020037619 Sugihara et al. Mar 2002 A1
20020048918 Grider et al. Apr 2002 A1
20020058374 Kim May 2002 A1
20020074614 Furuta et al. Jun 2002 A1
20020081794 Ito Jun 2002 A1
20020096724 Liang et al. Jul 2002 A1
20020142529 Matsuda et al. Oct 2002 A1
20020149031 Kim et al. Oct 2002 A1
20020160553 Yamanaka et al. Oct 2002 A1
20020166838 Nagarajan Nov 2002 A1
20020167007 Yamazaki et al. Nov 2002 A1
20020177263 Hanafi et al. Nov 2002 A1
20020177282 Song Nov 2002 A1
20020185655 Fahimulla et al. Dec 2002 A1
20030036290 Hsieh et al. Jan 2003 A1
20030042542 Maegawa et al. Mar 2003 A1
20030057477 Hergenrother et al. Mar 2003 A1
20030057486 Gambino Mar 2003 A1
20030067017 Ieong et al. Apr 2003 A1
20030080332 Phillips May 2003 A1
20030080384 Takahashi et al. May 2003 A1
20030085194 Hopkins, Jr. May 2003 A1
20030098479 Murthy et al. May 2003 A1
20030098488 O'Keeffe et al. May 2003 A1
20030102497 Fried et al. Jun 2003 A1
20030102518 Fried et al. Jun 2003 A1
20030111686 Nowak Jun 2003 A1
20030122186 Sekigawa et al. Jul 2003 A1
20030143791 Cheong et al. Jul 2003 A1
20030151077 Mathew et al. Aug 2003 A1
20030174534 Clark et al. Sep 2003 A1
20030186167 Johnson, Jr. et al. Oct 2003 A1
20030190766 Gonzalez et al. Oct 2003 A1
20030201458 Clark et al. Oct 2003 A1
20030203636 Hieda Oct 2003 A1
20030227036 Sugiyama et al. Dec 2003 A1
20040016968 Coronel et al. Jan 2004 A1
20040029323 Shimizu et al. Feb 2004 A1
20040029345 Deleonibus et al. Feb 2004 A1
20040029393 Ying et al. Feb 2004 A1
20040031979 Lochtefeld et al. Feb 2004 A1
20040033639 Chinn et al. Feb 2004 A1
20040036118 Abadeer et al. Feb 2004 A1
20040036126 Chau et al. Feb 2004 A1
20040036127 Chau et al. Feb 2004 A1
20040038436 Mori et al. Feb 2004 A1
20040038533 Liang Feb 2004 A1
20040061178 Lin et al. Apr 2004 A1
20040063286 Kim et al. Apr 2004 A1
20040070020 Fujiwara et al. Apr 2004 A1
20040075149 Fitzgerald et al. Apr 2004 A1
20040082125 Hou et al. Apr 2004 A1
20040092062 Ahmed et al. May 2004 A1
20040092067 Hanafi et al. May 2004 A1
20040094807 Chau et al. May 2004 A1
20040099903 Yeo et al. May 2004 A1
20040099966 Chau et al. May 2004 A1
20040108523 Chen et al. Jun 2004 A1
20040108558 Kwak et al. Jun 2004 A1
20040110097 Ahmed et al. Jun 2004 A1
20040110331 Yeo et al. Jun 2004 A1
20040113181 Wicker Jun 2004 A1
20040119100 Nowak et al. Jun 2004 A1
20040124492 Matsuo Jul 2004 A1
20040126975 Ahmed et al. Jul 2004 A1
20040132236 Doris et al. Jul 2004 A1
20040132567 Schonnenbeck Jul 2004 A1
20040145000 An et al. Jul 2004 A1
20040145019 Dakshina-Murthy et al. Jul 2004 A1
20040166642 Chen et al. Aug 2004 A1
20040169221 Ko et al. Sep 2004 A1
20040169269 Yeo et al. Sep 2004 A1
20040173815 Yeo et al. Sep 2004 A1
20040173846 Hergenrother et al. Sep 2004 A1
20040180491 Arai et al. Sep 2004 A1
20040191980 Rios et al. Sep 2004 A1
20040195624 Liu et al. Oct 2004 A1
20040197975 Krivokapic et al. Oct 2004 A1
20040198003 Yeo et al. Oct 2004 A1
20040203254 Conley et al. Oct 2004 A1
20040209463 Kim et al. Oct 2004 A1
20040217420 Yeo et al. Nov 2004 A1
20040219711 Wu et al. Nov 2004 A1
20040219722 Pham et al. Nov 2004 A1
20040219780 Ohuchi Nov 2004 A1
20040222473 Risaki Nov 2004 A1
20040227187 Cheng et al. Nov 2004 A1
20040238887 Nihev Dec 2004 A1
20040238915 Chen et al. Dec 2004 A1
20040253792 Cohen et al. Dec 2004 A1
20040256647 Lee et al. Dec 2004 A1
20040262683 Bohr et al. Dec 2004 A1
20040262699 Rios et al. Dec 2004 A1
20040266076 Doris et al. Dec 2004 A1
20050017377 Joshi et al. Jan 2005 A1
20050019993 Lee Jan 2005 A1
20050020020 Collaert et al. Jan 2005 A1
20050023633 Yeo et al. Feb 2005 A1
20050035391 Lee et al. Feb 2005 A1
20050035415 Yeo et al. Feb 2005 A1
20050040429 Uppal Feb 2005 A1
20050040444 Cohen Feb 2005 A1
20050059214 Cheng et al. Mar 2005 A1
20050062082 Bucher et al. Mar 2005 A1
20050073060 Datta et al. Apr 2005 A1
20050093028 Chambers May 2005 A1
20050093067 Yeo et al. May 2005 A1
20050093075 Bentum et al. May 2005 A1
20050093154 Kottantharayil et al. May 2005 A1
20050104055 Kwak et al. May 2005 A1
20050104096 Lee et al. May 2005 A1
20050110082 Cheng May 2005 A1
20050116289 Boyd et al. Jun 2005 A1
20050118790 Lee et al. Jun 2005 A1
20050127362 Zhang et al. Jun 2005 A1
20050127632 Gehre Jun 2005 A1
20050133829 Kunii et al. Jun 2005 A1
20050133866 Chau et al. Jun 2005 A1
20050136584 Bovanov et al. Jun 2005 A1
20050139860 Synder et al. Jun 2005 A1
20050145894 Chau et al. Jul 2005 A1
20050145941 Bedell et al. Jul 2005 A1
20050145944 Murthy et al. Jul 2005 A1
20050148131 Brask Jul 2005 A1
20050148137 Brask et al. Jul 2005 A1
20050153494 Ku et al. Jul 2005 A1
20050156171 Brask et al. Jul 2005 A1
20050156202 Rhee et al. Jul 2005 A1
20050156227 Jeng Jul 2005 A1
20050161739 Anderson et al. Jul 2005 A1
20050162928 Rosmeulen Jul 2005 A1
20050167766 Yagishita Aug 2005 A1
20050170593 Kang et al. Aug 2005 A1
20050184316 Kim Aug 2005 A1
20050189583 Kim et al. Sep 2005 A1
20050191795 Chidambarrao et al. Sep 2005 A1
20050199919 Liu Sep 2005 A1
20050202604 Cheng et al. Sep 2005 A1
20050215014 Ahn et al. Sep 2005 A1
20050215022 Adam et al. Sep 2005 A1
20050224797 Ko et al. Oct 2005 A1
20050224798 Buss Oct 2005 A1
20050224800 Lindert et al. Oct 2005 A1
20050227498 Furkawa Oct 2005 A1
20050230763 Huang et al. Oct 2005 A1
20050233156 Senzaki Oct 2005 A1
20050239252 Ahn et al. Oct 2005 A1
20050255642 Liu Nov 2005 A1
20050266645 Park Dec 2005 A1
20050272192 Oh et al. Dec 2005 A1
20050277294 Schaefer et al. Dec 2005 A1
20050280121 Doris et al. Dec 2005 A1
20050287752 Nouri et al. Dec 2005 A1
20060014338 Doris et al. Jan 2006 A1
20060040054 Pearistein et al. Feb 2006 A1
20060043500 Chen et al. Mar 2006 A1
20060046521 Vaartstra et al. Mar 2006 A1
20060063469 Talieh et al. Mar 2006 A1
20060068590 Lindert et al. Mar 2006 A1
20060068591 Radosavljevic et al. Mar 2006 A1
20060071275 Brask et al. Apr 2006 A1
20060071299 Doyle et al. Apr 2006 A1
20060086977 Shah et al. Apr 2006 A1
20060138548 Richards et al. Jun 2006 A1
20060148182 Datta et al. Jul 2006 A1
20060154478 Hsu et al. Jul 2006 A1
20060170066 Mathew et al. Aug 2006 A1
20060172479 Furukawa et al. Aug 2006 A1
20060172480 Wang et al. Aug 2006 A1
20060172497 Hareland et al. Aug 2006 A1
20060180859 Radosavljevic et al. Aug 2006 A1
20060202270 Son et al. Sep 2006 A1
20060204898 Gutsche et al. Sep 2006 A1
20060205164 Ko et al. Sep 2006 A1
20060211184 Boyd et al. Sep 2006 A1
20060220131 Kinoshita et al. Oct 2006 A1
20060227595 Chuang et al. Oct 2006 A1
20060240622 Lee et al. Oct 2006 A1
20060244066 Yeo et al. Nov 2006 A1
20060263699 Abatchev et al. Nov 2006 A1
20060281325 Chou et al. Dec 2006 A1
20060286729 Kavalieros et al. Dec 2006 A1
20070001219 Radosavljevic et al. Jan 2007 A1
20070004117 Yagishita Jan 2007 A1
20070023795 Nagano et al. Feb 2007 A1
20070029624 Nowak Feb 2007 A1
20070045735 Orlowski et al. Mar 2007 A1
20070045748 Booth et al. Mar 2007 A1
20070048930 Figura et al. Mar 2007 A1
20070052041 Sorada et al. Mar 2007 A1
20070069293 Kavalieros et al. Mar 2007 A1
20070069302 Jin et al. Mar 2007 A1
20070090416 Doyle et al. Apr 2007 A1
20070093010 Mathew et al. Apr 2007 A1
20070108514 Inoue et al. May 2007 A1
20070145487 Kavalieros et al. Jun 2007 A1
20070187682 Takeuchi et al. Aug 2007 A1
20070241414 Narihiro Oct 2007 A1
20070259501 Xiong et al. Nov 2007 A1
20070262389 Chau et al. Nov 2007 A1
20080017890 Yuan et al. Jan 2008 A1
20080017934 Kim et al. Jan 2008 A1
20080111163 Russ et al. May 2008 A1
20080116515 Gossner et al. May 2008 A1
20080128796 Zhu et al. Jun 2008 A1
20080128797 Dyer et al. Jun 2008 A1
20080212392 Bauer Sep 2008 A1
20080237655 Nakabayashi et al. Oct 2008 A1
20080258207 Radosavljevic et al. Oct 2008 A1
20090061572 Hareland et al. Mar 2009 A1
20090090976 Kavalieros et al. Apr 2009 A1
20090099181 Wurster et al. Apr 2009 A1
20100200923 Chen et al. Aug 2010 A1
Foreign Referenced Citations (62)
Number Date Country
102 03 998 Aug 2003 DE
0265314 Apr 1988 EP
0469604 Feb 1992 EP
0474952 Mar 1992 EP
0510667 Oct 1992 EP
0 623 963 Nov 1994 EP
1 091 413 Apr 2001 EP
1 202 335 May 2002 EP
1 566 844 Aug 2005 EP
2 156 149 Oct 1985 GB
56073454 Jun 1981 JP
59145538 Aug 1984 JP
02 303048 Dec 1990 JP
05090252 Apr 1993 JP
0600 5856 Jan 1994 JP
06-151387 May 1994 JP
6132521 May 1994 JP
06 177089 Jun 1994 JP
06224440 Aug 1994 JP
7-50421 Feb 1995 JP
09-162301 Jun 1997 JP
2000 037842 Feb 2000 JP
2001-189453 Jul 2001 JP
2001 338987 Dec 2001 JP
2002298051 Oct 2002 JP
2002-110977 Dec 2002 JP
2003229575 Aug 2003 JP
2003-298051 Oct 2003 JP
2005085916 Mar 2005 JP
10 0222363 Oct 1999 KR
2004 14538 Aug 1992 TW
I321830 Sep 1995 TW
2005 18310 Nov 1998 TW
508669 Nov 2002 TW
516232 Jan 2003 TW
561530 Jan 2003 TW
546713 Aug 2003 TW
548799 Aug 2003 TW
2004 02872 Feb 2004 TW
2004 05408 Apr 2004 TW
591798 Jun 2004 TW
594990 Jun 2004 TW
2004 14539 Aug 2004 TW
2004 17034 Sep 2004 TW
I223449 Nov 2004 TW
I231994 May 2005 TW
I238524 Aug 2005 TW
I239102 Sep 2005 TW
200729407 Aug 2007 TW
WO-9106976 May 1991 WO
WO 0243151 May 2002 WO
WO 02095814 Nov 2002 WO
WO 03003442 Jan 2003 WO
WO 2006007350 Jan 2003 WO
WO 2004059726 Jul 2004 WO
WO 2005034212 Apr 2005 WO
WO 2005036651 Apr 2005 WO
WO 2005098963 Oct 2005 WO
WO 20060078469 Jul 2006 WO
WO 2007002426 Jan 2007 WO
WO 2007041152 Apr 2007 WO
WO-2007038575 Apr 2007 WO
Non-Patent Literature Citations (106)
Entry
Auth et al., “Vertical, Fully-Depleted, Surroundings Gate MOSFETS on sub-0.1um Thick Silicon Pillars”, 1996 54th Annual Device Research Conference Digest, pp. 108-109 (1996).
Breed, A., et al., “Dual-gate (FinFET) and tri-gate MOSFETs: simulation and design”, Semiconductor Device Research Symposium, 2003 International, Dec. 10-12, 2003, pp. 150-151.
Buchanan, D. A., et al., “Fabrication of Midgap Metal Gates Compatible with Ultrathin Dielectrics,” Applied Physics Letters, 73.12, (Sep. 21, 1998), pp. 1676-1678.
Burenkov, A. et al., “Corner Effect in Double and Triple Gate FINFETs”, European Solid-State Device Research, 2003 33rd Conference on Essderc '03 Sep. 2003, Piscataway, NJ, USA, IEEE, pp. 135-138.
Chang, L., et al., “CMOS Circuit Performance Enhancement by Surface Orientation Optimization,” IEEE Transactions on Electron Devices, IEEE Service Center, Piscataway, NJ, vol. 51, No. 10, Oct. 2004, pp. 1621-1627.
Chang, S.T. et al, “3-0 Simulation of Strained Si/SiGe Heterojunction FinFETS”, Semiconductor Device Research Symposium, 2003 International, Dec. 2003, Piscataway, NJ, USA, IEEE, pp. 176-177.
Chau, R., “Advanced Metal Gate/High-K Dielectric Stacks for High-Performance CMOS Transistors”, Proceedings of AVS 5th International Conference of Microelectronics and Interfaces, Mar. 2004, (3 pgs.).
Chau et al., “Advanced Depleted-Substrate Transistors: Single-Gate, Double-Gate and Tri-Gate”, 2002 International Conference on Solid State Devices and Materials (SSDM 2002), Nagoya, Japan Sep. 17, 2002.
Choi, Yang-Kyu et al., “A Spacer Patterning Technology for Nanoscale CMOS,” IEEE Transactions on Electron Devices, vol. 49, No. 3, Mar. 2002, pp. 436-441.
Choi, Yang-Kyu et al., “Sub-20nm CMOS FinFET Technologies”, IEEE, IEDM, 2001, pp. 19.1.1-19.1.4.
Claflin, B., et al., “Interface Studies of Tungsten Nitride and Titanium Nitride Composite Metal Gate Electrodes with Thin Dielectric Layers,” Journal of Vacuum Science and Technology A 16.3, (May/Jun. 1998), pp. 1757-1761.
Collaert, N. et al. “A Functional 41-Stage ring oscillator using scaled FinFET devices with 25-nm gate lengths and 10-nm fin widths applicable for the 45-nm CMOS node” IEEE Electron Device Letters, vol. 254, No. 8 (Aug. 2004), pp. 568-570.
Fried, David M. et al., “High-Performance P-Type Independent-Gate FinFETs,” IEEE Electron Device Letters, vol. 25, No. 4, Apr. 2004, pp. 199-201.
Fried, David M. et al., “Improved Independent Gate N-Type FinFET Fabrication and Characterization”, IEEE Electron Device Letters, vol. 24, No. 9, Sep. 2003, pp. 592-594.
Guo, Jing et al., “Performance Projections for Ballistic Carbon Nanotube Field-Effect Transistors,” Applied Physics Letters, vol. 80, No. 17, Apr. 29, 2002, pp. 2192-2194.
Hisamoto et al., “A Folded-channel MOSFET for Deep-sub-tenth Micron Era”, 1998 IEEE International Electron Device Meeting Technical Digest, pp. 1032-1034 (1998).
Hisamoto et al., “A Fully Depleted Lean-Channel Transistor (DELTA)—A Novel Vertical Ultrathin SOI MOSFET”, IEEE Electron Device Letters, (1990) V. 11(1), pp. 36-38.
Hisamoto, Digh et al. “FinFET—A Self-Aligned Double-Gate MOSFET Scalable to 20 nm”, IEEE Transactions on Electron Devices, vol. 47, No. 12, Dec. 2000, pp. 2320-2325.
Huang et al., “Sub 50-nm FinFET: PMOS”, 1999 IEEE International Electron Device Meeting Technical Digest, (1999) pp. 67-70.
Hwang, Jeong-Mo et al., “Novel Polysilicon/Tin Stacked-Gate Structure for Fully-Depleted SOI/CMOS,” International Electronic Devices Meeting Technical Digest, (1992), pp. 345-348.
Ieong, M. et al., Three Dimensional CMOS Devices and Integrated Circuits, IEEE 2003 CICC, San Jose, CA, Sep. 21-24, 2003, pp. 207-214.
Javey, Ali et al., “Ballistic Carbon Nanotube Field-Effect Transistors”, Nature, vol. 424, Aug. 7, 2003, pp. 654-657.
Javey, Ali et al., “High-K Dielectrics for Advanced Carbon-Nanotube Transistors and Logic Gates”, Advance Online Publication, Published online, Nov. 17, 2002, pp. 1-6.
Jin, B. et al., “Mobility Enhancement in Compressively Strained SIGE Surface Channel PMOS Transistors with HF02/TIN Gate Stack”, Proceedings of the First Joint International Symposium, 206th Meeting of Electrochemical Society, Oct. 2004, pp. 111-122.
Jones, E. C., “Doping Challenges in Exploratory Devices for High Performance Logic”, 14th Int'l. Conference, Piscataway, NJ, Sep. 22-27, 2002, pp. 1-6.
Kim, Sung Min, et al., A Novel Multi-Channel Field Effect Transistor (McFET) on Bulk Si for High Performance Sub-80nm Application, IEDM 04-639, 2004 IEEE, pp. 27.4.1-27.4.4.
Kuo, Charles et al. “A Capacitorless Double Gate DRAM Technology for Sub-100-nm Embedded and Stand-Alone Memory Applications, IEEE Transactions on Electron Devices”, vol. 50, No. 12, Dec. 2003, pp. 2408-2416.
Kuo, Charles et al., “A Capacitorless Double-Gate DRAM Cell Design for High Density Applications”, 2002 IEEE International Electron Devices Meeting Technical Digest, Dec. 2002, pp. 843-846.
Lide, David R. “Properties of Semiconductors” CRC Handbook of Chemistry and Physics, internet version 2007, (87th edition), David R. Lide—Editor; Taylor and Francis, pp. 12-77-12-89.
Ludwig et al., “FinFET Technology for Future Microprocessors” 2003 IEEE, pp. 33-34.
Martel, Richard et al., “Carbon Nanotube Field Effect Transistors for Logic Applications” IBM, T.J. Watson Research Center, 2001 IEEE, IEDM 01, pp. 159-162.
Mayer, T.M., et al., “Chemical Vapor Deposition of Fluoroalkylsilane Monolayer Films for Adhesion Control in Microelectromechanical Systems” 2000 American Vacuum Society B 18(5), Sep./Oct. 2000, pp. 2433-2440.
Nackaerts et al., “A 0.314μm2 6T-SRAM Cell build with Tall Triple-Gate Devices for 45nm node applications using 0.75NA 193nm lithography,” IDEM, (Dec. 13, 2004), pp. 269-272.
Nowak, E. J., et al., “A Functional FinFET-DGCOMS SRAM Cell”, Int'l. Electron Devices Meeting 2002, San Francisco, CA, Dec. 8-11, 2002, pp. 411-414.
Nowak, E. J., et al., “Scaling Beyond the 65 nm Node with FinFET-DGCOMS”, IEEE 2003 CICC, San Jose, CA, Sep. 21-24, 2003, pp. 339-342.
Nowak, Edward J. et al., “Turning Silicon on Its Edge . . . ,” IEEE Circuits & Devices Magazine, vol. 1, (Jan./Feb. 2004), pp. 20-31.
Ohsawa, Takashi et al., “Memory Design Using a One-Transistor Gain Cell on SOI”, IEEE Journal of Solid-State Circuits, vol. 37, No. 11, Nov. 2002, pp. 1510-1522.
Park, Donggun et al., “3-Dimensional nano-CMOS Transistors to Overcome Scaling Limits,” IEEE 2004, ISBN 0-7803-8511-X, (Oct. 18, 2004), pp. 35-40.
Park, Jae-Hyoun et al., “Quantum-wired MOSFET Photodetector Fabricated by Conventional Photolithography on SOI Substrate,” Nanotechnology, 2004, 4th IEEE Conference on, Munich, Germany, Aug. 16-19, 2004, Piscataway, NJ, pp. 425-427.
Park, Jong-Tae, et al., “Pi-Gate SOI MOSFET”. IEEE Electron Device Letters, vol. 22, No. 8, Aug. 2001, pp. 405-406.
Park, T. et al., “PMOS Body-Tied FinFET (Omega MOSFET) Characteristics”, Device Research Conference, Piscataway, NJ, Jun. 23-25, 2003, IEEE Jun. 2003, pp. 33-34.
Park, T. et al., “Fabrication of Body-Tied FinFETs (Omega MOSFETs) Using Bulk Si Wafers”, 2003 Symposia on VLSI Technology Digest of Technical Papers, Jun. 2003, pp. 135-136.
Seevinck, Evert et al., “Static-Noise Margin Analysis of MOS SRAM Cells” 1987 IEEE, IEEE Journal of Solid-State Circuits, vol. SC-22, No. 5, Oct. 1987.
Stadele et al., “A Comprehensive Study of Corner Effects in Tri-gate Transistors,” IEEE 2004, pp. 165-168.
Stolk, Peter A. et al., “Modeling Statistical Dopant Fluctuations in MOS Transistors”, 1998 IEEE, IEEE Transactions on Electron Devices, vol. 45, No. 9, Sep. 1998, pp. 1960-1971.
Subramanian, V., et al., “A Bulk-Si-Compatible Ultrathin-body SOI Technology for sub-100nm MOSFETs” Proceeding of the 57th Annual Device Research Conference, (1999) pp. 28-29.
Sugizaki, T. et al., “Novel Multi-bit SONOS Type Flash Memory Using a High-k Charge Trapping Layer,” VLSI Technology, 2003, Digest of Technical Papers, Symposium on, Jun. 10-12, 2003, (2003), pp. 27-28.
Tanaka, T. et al., Scalability Study on a Capacitorless 1T-DRAM: From Single-gate PD-SOI to Double-Gate FinDRAM, 2004 IEEE International Electron Devices Meeting Technical Digest, Dec. 2004, (4 pgs.).
Tang, Stephen H. et al., “FinFET—A quasi-planar double-gate MOSFET”, 2001 IEEE International Solid-State Circuits Conference (Feb. 6, 2001), pp. 1-3.
Tokoro, Kenji et al., “Anisotropic Etching Properties of Silicon in KOH and TMAH Solutions,” International Symposium on Micromechatronics and Human Science, IEEE (1998), pp. 65-70.
Wolf, Stanley et al., “Wet Etching Silicon,” Silicon Processing for the VLSI Era, vol. 1: Process Technology, Lattice Press, Sunset Beach, CA, (Sep. 1986), (3 pgs.).
Xiong, W., et al., “Corner Effect in Multiple-Gate SOI MOSFETs” 2003 IEEE, pp. 111-113.
Xiong, Weize et al., “Improvement of FinFET Electrical Characteristics by Hydrogen Annealing,” IEEE Electron Device Letters, vol. 25, No. 8, Aug. 2004, pp. 541-543.
Yang, Fu-Liang et al., “25nm CMOS Omega FETs” IEEE 2002, 10.3.1-10-.3.4, pp. 255-258.
Yang, Fu-Liang, et al., “5nm-Gate Nanowire FinFET,” 2004 Symposium on VLSI Technology Digest of Technical Papers, 2004 IEEE, pp. 196-197.
Taiwan IPO Search Report for Application No. TW 094136197, dated May 15, 2008, 4 pgs.
International Search Report for PCT/US2003/026242, dated Jan. 26, 2004, 8 pgs.
International Search Report for PCT/US2003/039727, dated Apr. 27, 2004, 6 pgs.
International Search Report for PCT/US2003/040320, dated Jun. 2, 2004, 7 pgs.
International Search Report for PCT/US2005/000947, dated May 3, 2005, 7 pgs.
International Search Report and Written Opinion for PCT/US2005/010505, dated Aug. 26, 2005, 24 pgs.
International Search Report and Written Opinion for PCT/US2005/020339, dated Oct. 4, 2005, 20 pgs.
International Search Report for PCT/US2005/033439, dated Jan. 31, 2006, 7 pgs.
International Search Report and Written Opinion for PCT/US2005/035380, dated Feb. 13, 2006, 14 pgs.
International Search Report and Written Opinion for PCT/US2004/032442, dated Jun. 16, 2005, 22 pgs.
International Search Report and Written Opinion for PCT/US2005/037169, dated Feb. 23, 2006, 11 pgs.
International Search Report and Written Opinion for PCT/US2006/000378, dated May 24, 2006, 11 pgs.
International Search Report and Written Opinion for PCT/US2006/024516, dated Jan. 17, 2007, 18 pgs.
International Search Report for PCT/US2006/037643, dated Jan. 24, 2007, 4 pgs.
Intel Corporation Notice of Allowance for U.S. Appl. No. 12/954,241 dated Jul. 12, 2011.
Intel Corporation Office Action for U.S. Appl. No. 12/954,241 dated Apr. 15, 2011.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Aug. 24, 2010.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Feb. 20, 2010.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Sep. 15, 2010.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Mar. 5, 2009.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Oct. 3, 2008.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated May 6, 2008.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Jan. 7, 2008.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Jun. 13, 2007.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Jan. 25, 2007.
Intel Corporation Office Action for U.S. Appl. No. 10/973,228 dated Jun. 26, 2006.
Ashley, T , et al., “High-Speed, Low-Power InSb Transistors”, IEDM 97, pp. 751-754.
Ashley, et al., “Novel InSb-based Quantum Well Transistors for Ultra-High Speed, Low Power Logic Applications”, Solid-State and Integrated Circuits Technology, 7th International Conference on, Beijing 2004, IEEE vol. 3, 4 Pages.
Balakrishnan, G. , et al., “Room-Temperature Optically-Pumped InGaSb Quantum Well Lasers Monolithically Grown on Si (100) Substrate”, IEE 2005, 2 pages, (Feb. 12, 2005).
Bednyi, et al., “Electronic State of the Surface of INP Modified by Treatment in Sulfur Vapor”, Bednyi, et al., “Electronic State of the Surface of INP Modified by Treatment in Sulfur Vapor”, Soviet Physics Semiconductors, Am. Inst. of Physics, New York, vol. 26, No. 8, Aug. 1, 1992, (Aug. 1, 1992).
Bessolov, V N., et al., “Chalcogenide passivation of III-V semiconductor surfaces”, Semiconductores, vol. 32, Nov. 1998, pp. 1141-1156.
Datta, et al., “85nm Gate Length Enhancement and Depletion Mode InSb Quantum Well Transistors for Ultra High Speed and Very Low Power Digital Logic Applications”, Datta, et al., “85nm Gate Length Enhancement and Depletion Mode InSb Quantum Well Transistors for Ultra High Speed and Very Low Power Digital Logic Applications”, IEEE Dec. 5, 2005, pp. 763-766, (Dec. 5, 2005).
Frank, et al., “HfO2 and Al2O3 Gate Dielectrics on GaAs Grown by Atomic Layer Deposition”, Appl. Phys. Lett 86, 152904, 2005, 3 pages, online Publication Date: Apr. 4, 2005.
Gonzalez, C , et al., “Selenium passivation of GaAs(001): a combined experimental and theoretical study”, J. Phys. Condens. Matter 16, 2004, pp. 2187-2206.
Jang, H.W. , et al., “Incorporation of Oxygen Donors in AlGaN”, Jang, H.W., “Incorporation of Oxygen Donors in AlGaN”, J. Electrochem Soc 152, pp. G536-G540, (2004), (2004).
Mistele, D , et al., “Incorporation of Dielectric Layers into the Porcessing of III-Nitride-Based Heterosructure Field-Effect Transistors”, Journal of Electronic Materials, vol. 32, No. 5, 2003, 9 Pages.
Mori, M. , et al., “Heteroepitaxial Growth of InSb on Si (0 0 1) Substrate Via AlSb Buffer Layer”, Applied Surface Science 216 (2003), 6 pages, 569-574.
Park, K.Y. , et al., “Device Characteristics of AlGaN/GaN MIS-HFET Using A/203-HfO3 Laminated High-k Dielectric”, Park K.Y. et al., “Device Characteristics of AlGaN/GaN MIS-HFET Using A/203-HfO3 Laminated High-k Dielectric”, Japan Journ of Appl.Phys. vol. 43, 2004, pp. L1433-L1435, (2004).
Passlack, Matthias , et al., “Self-Aligned GaAs p-Channel Enhancement Mode MOS Heterostructure Field-Effefct Transistor”, IEEE Electron Device Letters, vol. 23, No. 9, Sep. 2002, 3 Pages.
Scholz, S. , et al., “MOVPE growth of GaAs on Ge substrates by inserting a thin low temperature buffer layer”, Cryst. Res. Technol. 41, No. 2, (2006), 6 pages, (Jan. 15, 2006), 111-116.
Sieg, R. M., et al., “Toward device-quality GaAs growth by molecular beam epitaxy on offcut Ge/Si_Ge/Si substrates”, J. Vac. Sci. Technol. B, vol. 16, No. 3, May/Jun. 1998. 4 pages, 1471-1474.
Stolk, Peter A., et al., Device Modeling Statistical Dopant Fluctuations in MOS Transistors, IEEE Transactions on Electron Devices, (45)9, 1997, 4 pgs.
Wan, A. , et al., “Characterization of GaAs grown by molecular beam epitaxy on vicinal Ge(100) substrates”, J. Vac. Sci. Technol. B, vol. 22, No. 4, Jul./Aug. 2004, 6 pages, (Jul. 27, 2004), 1893-1898.
Wang, X. , et al., “Band alignments in sidewall strained Si/strained SiGe heterostructures”, (May 28, 2002), 1-5.
Intel Corporation Notice of Allowance for U.S. Appl. No. 13/243,441 dated Apr. 3, 2013.
Intel Corporation Office Action for U.S. Appl. No. 13/243,441 dated Nov. 26, 2012.
Intel Corporation Office Action for U.S. Appl. No. 13/243,441 dated Apr. 2, 2012.
Final Office Action for U.S. Appl. No. 14/856,490 dated Dec. 27, 2016, 8 pgs.
Non-Final Office Action for U.S. Appl. No. 14/856,490 dated Jun. 30, 2016, 38 pgs.
Non-Final Office Action for U.S. Appl. No. 11/440,313 dated Oct. 6, 2008, 24 pgs.
Non-Final Office Action for U.S. Appl. No. 13/908,858 dated Oct. 4, 2013, 33 pgs.
Related Publications (1)
Number Date Country
20170365677 A1 Dec 2017 US
Divisions (2)
Number Date Country
Parent 12954241 Nov 2010 US
Child 13243441 US
Parent 10973228 Oct 2004 US
Child 12954241 US
Continuations (4)
Number Date Country
Parent 14856490 Sep 2015 US
Child 15673219 US
Parent 14273373 May 2014 US
Child 14856490 US
Parent 13908858 Jun 2013 US
Child 14273373 US
Parent 13243441 Sep 2011 US
Child 13908858 US