The disclosure relates in general to a package substrate and a package structure using the same, and more particularly to a package substrate having trenches and a package structure using the same.
In an ordinary package structure, the chip is packaged using a resin to avoid the light being laterally emitted from the chip. However, during the manufacturing process of the package structure, the resin is not easy to control, and outflow of the resin may arise easily. Besides, when the package substrate is coated with a solder paste containing a flux, gas bubbles may easily be generated and the soldering quality would deteriorate accordingly.
Therefore, it has become a prominent task for the industries to provide a package substrate capable of resolving the above problems.
The disclosure is directed to a package substrate having trenches and a package structure using the same. Through the design of forming trenches on a front side and forming a specific heat dissipation structure on a rear side of the package substrate, the outflow of resin can be effectively avoided and the soldering quality can be increased.
According to one embodiment of the disclosure, a package substrate is provided. The package substrate includes a base layer having a first surface and a second surface opposite to the first surface, a plurality of through holes penetrating the base layer, a first metal layer disposed on the first surface, and comprising an encircling portion and a plurality of upper pads arranged separately, wherein the encircling portion surrounds the upper pads to form a trench between the encircling portion and the upper pads, and a second metal layer disposed on the second surface and comprising a plurality of bottom pads arranged separately, wherein the bottom pads are electrically connected to the upper pads via the through holes respectively. The through holes are positioned under the upper pads and the encircling portion of the first metal layer is electrically floating.
According to another embodiment of the disclosure, a package structure is provided. The package structure comprises a package substrate at least one chip, a reflective layer and a light transmissive layer. The at least one chip is disposed on the package substrate and electrically connected to the upper pads. The reflective layer is disposed on the package substrate and having a portion filled into the trench, wherein the reflective layer covers the chip and exposes at least a portion of an upper surface of the chip. The light transmissive layer covers the exposed portion of the upper surface of the chip.
According to another embodiment of the disclosure, a package structure is provided. The package structure comprises a package substrate at least one chip, a reflective layer and a light transmissive layer. The at least one chip is disposed on the package substrate and electrically connected to the upper pads. The reflective layer is disposed on the package substrate and having a portion filled into the trench, wherein the reflective layer surrounds a lateral surface of the chip and exposes at least a portion of an upper surface of the chip. The light transmissive layer covers the exposed portion of the upper surface of the chip and at least extends between the reflective layer and the lateral surface of the chip.
The above and other aspects of the disclosure will become better understood with regard to the following detailed description of the preferred but non-limiting embodiment (s). The following description is made with reference to the accompanying drawings.
A number of embodiments of the present disclosure are disclosed below with reference to accompanying drawings. However, the structure and content disclosed in the embodiments are for exemplary and explanatory purposes only, and the scope of protection of the present disclosure is not limited to the embodiments. Designations common to the accompanying drawings and embodiments are used to indicate identical or similar elements. It should be noted that the present disclosure does not illustrate all possible embodiments, and anyone skilled in the technology field of the disclosure will be able to make suitable modifications or changes based on the specification disclosed below to meet actual needs without breaching the spirit of the disclosure. The present disclosure is applicable to other implementations not disclosed in the specification. In addition, the drawings are simplified such that the content of the embodiments can be clearly described, and the shapes, sizes and scales of elements are schematically shown in the drawings for explanatory and exemplary purposes only, not for limiting the scope of protection of the present disclosure.
As indicated in
As indicated in
In an embodiment, the base layer 11 may be formed of a ceramic material, such as aluminum nitride or aluminum oxide. The first metal layer 13 and the second metal layer 14 may be realized by a copper layer. In some embodiments, the package substrate 10 may further include a plating layer (not illustrated) formed of such as gold or silver. The plating layer may be formed on the first metal layer 13 and the second metal layer 14 to avoid the first metal layer 13 and the second metal layer 14 from being vulcanized.
As indicated in
In the present embodiment, the chipset 80 includes a plurality of chips 81. The distance between the chips 81 is such as 50 μm. Furthermore, the chips 81 may be realized by light-emitting diode chips formed on the first metal layer 13 in the form of flip chips, lateral chips, or vertical chips.
Although
In an embodiment, the width W of the closed-loop trench 23 may range from 80 to 300 μm, and the depth D of the closed-loop trench may be adjusted according to the thickness of the first metal layer 13. For example, the depth D of the closed-loop trench 23 may range from 40 to 80 μm. Here, the width W of the closed-loop trench 23 is defined as the distance between the inner sidewall 231 and the outer sidewall 232 of the closed-loop trench 23, and the depth D of the closed-loop trench 23 is defined as the depth of the closed-loop trench 23 along a direction perpendicular to the first surface 111 of the base layer 11 (Z direction). Moreover, the shortest distance S1 between the closed-loop trench 23 and the chipset 80 may range from 500 to 2000 μm.
Due to the design of the closed-loop trench 23 and the surface tension of the encapsulant layer 50, the encapsulant layer 50 may be controlled to fill up the closed-loop trench 23 without crossing over the outer sidewall 232 of the closed-loop trench 23 during the manufacturing process. Thus, the encapsulant layer 50 may be effectively prevented from overflowing to the area surrounded by the closed-loop trench 23 from the closed-loop trench 23. Furthermore, since the separation structures 21 disclosed in the embodiment of the present disclosure are connected with the closed-loop trench 23, the encapsulant layer 50 may fill up the separation structures 21 as well.
In an embodiment, the encapsulant layer 50 may be formed of transparent silicone or may include silicone and phosphor powder. As indicated in
In another embodiment of the present disclosure indicated in
Besides, the encapsulant layer 50′ positioned on the lateral surface of the chipset 80 may include silicone and titanium dioxide (TiO2), a viscosity of the encapsulant layer 50′ may range from 1000 to 20000 mPa·s, and a reflectivity of the encapsulant layer 50′ may range from 90% to 99%, such as 95%.
In an embodiment, the package structure 100 may include an electrostatic protection element 85 disposed on the first surface 111 of the base layer 11 for protecting the chipset 80 from damage.
In the present embodiment, the second metal layer 14 of the package substrate 10 may include a heat dissipation region 90, a anode region 141 and a cathode region 142 The heat dissipation region 90, the anode region 141 and the cathode region 142 are disposed on the second surface 112 of the base layer 11. The heat dissipation region 90 corresponds to the chipset 80. The anode region 141 and the cathode region 142 are separated from the heat dissipation region 90. The heat dissipation region 90 may conduct the heat generated by the chipset 80 to the outside of the chipset 80, but is not electrically connected to any elements.
The heat dissipation region 90 is formed of a plurality of trenches 91 arranged in a polygonal or curved array, and may be connected with the outside of the heat dissipation region 90. For example, the trenches 91 may form an array pattern composed of polygons such as triangles, squares, pentagons, or hexagons (as indicated in
As indicated in
The anode region 141 and the cathode region 142 of the package substrate 10 are two parts of the second metal layer 14, and therefore may be electrically connected to the first metal layer 13 via the through holes 31.
Furthermore, the distance between the anode region 141 and the cathode region 142 of the package substrate 10, the distance between the anode region 141 and the heat dissipation region 90, and the distance between the cathode region 142 and the heat dissipation region 90 may be at least 400 μm. As indicated in
The package structure of the present disclosure is not limited to the structure illustrated in
As indicated in
As indicated in
Lastly, an encapsulant layer 50 is formed on (the first metal layer 13 of) the package substrate 10. As indicated in
However, the embodiment of the manufacturing process of the package structure 100 of the present disclosure is not limited thereto.
The step shown in
Lastly, as indicated in
As disclosed in the above embodiments of the present disclosure, through the design of forming the closed-loop trench 23 on the front side and forming the heat dissipation region 90 on the rear side of the package substrate 10, respectively, overflow of resin can be effectively avoided and the soldering quality can be greatly increased.
It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments. It is intended that the specification and examples be considered as exemplary only, with a true scope of the present disclosure being indicated by the following claims and their equivalents.
This application is a continuation application of co-pending U.S. application Ser. No. 15/073,707, filed Mar. 18, 2016, which claims the benefit of U.S. Provisional application Ser. No. 62/134,577, filed Mar. 18, 2015, the present disclosure of which is incorporated by reference herein in its entirety.
Number | Date | Country | |
---|---|---|---|
62134577 | Mar 2015 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15073707 | Mar 2016 | US |
Child | 15959534 | US |