Number | Date | Country | Kind |
---|---|---|---|
9-046683 | Feb 1997 | JPX |
Number | Name | Date | Kind |
---|---|---|---|
5789140 | Chou et al. | Aug 1998 |
Number | Date | Country |
---|---|---|
9-7924 | Jan 1997 | JPX |
Entry |
---|
F. Benistant et al., "A heavy ion implanted pocket 0.10 .mu.m n-type metal-oxide-semiconductor field effect transistor with hybrid lithography (electron-beam/deep ultraviolet) and specific gate passivation process", J. Vac. Sci. Technol. B 14(6), pp.4051-4054, Nov./Dec. 1996. |
R. Jonckheere et al., Electron beam / DUV intra-level mix-and-match lithography for random logic 0.25.mu.m CMOS, Microelectronic Engineering 27, pp. 231-234, 1995. |