An RC snubber is a fundamental building block of a switching circuit. It is generally used to control excessive peak voltage stress and EMI created during switching. For example, the RC snubber is a standard design element in many synchronous buck regulators. In such applications, uncontrolled ringing can exceed the FET breakdown voltage rating.
The output ringing characteristics are determined by the FET parasitic capacitance and the sum of the inductances from the package plus board inductance. The combination creates an LC resonance, with very light damping. It is common in compact form factor circuits such as DrMOS to see HF ringing approaching 150 MHz at HS_FET turn on, and 300 MHz at HS_FET turn off. This HF noise can cause the circuit to fail standards due to excessive radiated EMI.
To control output ringing, external RC snubber 104 is typically added on the PCB. Snubber 104 includes RC components coupled to the PCB as discrete components. RC snubber 104 is added to shunt the ring current away from internal path 106 through the FET and provide damping. However, in typical FET circuits, due to the mixture of internal and external parasitic impedances, the shunt is only moderately effective. In most cases, the ring voltage is still relatively close to device peak voltage rating. Thus, external snubber performance is limited by the ability to tightly couple the RC snubber across the output capacitance of the FET. This is particularly a concern in circuits with fast switching action, such as a synchronous buck regulator or motor driver. A typical solution would be to slow down turn on of the HS_FET, but this will incur the penalty of reduced circuit efficiency, and would still not reduce high-side ringing.
Thus, there is a need for a low cost and effective technique for damping the output ringing when switching power transistors.
In accordance with an embodiment of the invention, a semiconductor structure includes a power transistor monolithically integrated with a RC snubber in a die. The power transistor includes body regions extending in a silicon region, gate electrodes insulated from the body region by a gate dielectric, source regions extending in the body regions, the source and the body regions being of opposite conductivity type, and a source interconnect contacting the source regions. The RC snubber comprises including snubber electrodes insulated from the silicon region by a snubber dielectric such that the snubber electrodes and the silicon region form a snubber capacitor having a predetermined value. The snubber electrodes are connected to the source interconnect in a manner so as to form a snubber resistor of a predetermined value between the snubber capacitor and the source interconnect. The snubber capacitor and the snubber resistor are configured to substantially dampen output ringing when the power transistor switches states.
In one embodiment, the semiconductor further includes a plurality of gate trenches each includes a gate electrode, and a plurality of snubber trenches each including a snubber electrode.
In another embodiment, the snubber trenches and gate trenches extend parallel to each other along rows, the structure further including at least two columns of contacts for bringing the source interconnect and the snubber electrodes into contact with one another.
In another embodiment, each gate trench includes a shield electrode under the gate electrode.
In another embodiment, the snubber trenches extend deeper than the gate trenches.
In another embodiment, the snubber trenches and the gate trenches extend to the same depth, and a dielectric layer extending along the bottom of each gate trench is thicker than a dielectric layer extending along the bottom of each snubber trench.
In another embodiment, the snubber trenches and gate trenches extend along parallel rows, and the rows of snubber trenches are dispersed among the rows of gate trenches.
In another embodiment, the power transistor is formed in an entirely separate part of the die from the RC snubber.
In another embodiment, the power transistor is formed in an active region of the die, and the RC snubber is formed in a region extending under a gate pad that is electrically connected to the gate electrodes.
In another embodiment, the gate electrodes and the snubber electrodes laterally extend over but are insulated from a top surface of the silicon region.
In another embodiment, the snubber resistance is in the range of 0.5 to 2.0 Ohms.
In another embodiment, the snubber resistor has a value proportional to √{square root over (L/C)}, where C represents the output capacitance of the power transistor when turned off, and L includes the parasitic inductance of a package in which the semiconductor structure is housed.
In another embodiment, the snubber capacitor has a value greater than the output capacitance of the power transistor when turned off.
In accordance with another embodiment of the invention, a multi-chip module includes a high-side switch having a high-side power transistor and a high-side RC snubber monolithically integrated in a first die, wherein the high-side power transistor includes a high-side drain interconnect, a high-side source interconnect, and a high-side gate interconnect, and the high-side RC snubber includes a high-side snubber capacitor and a high-side snubber resistor serially coupled between the high-side drain interconnect and the high-side source interconnect so as to substantially dampen output ringing when the high-side switch changes states. The multi-chip module further includes a low-side switch having a low-side power transistor and a low-side RC snubber monolithically integrated in a second die, the high-side and low-side switches being serially coupled, wherein the low-side power transistor includes a low-side drain interconnect, a low-side source interconnect, and a low-side gate interconnect, and the low-side RC snubber includes a low-side snubber capacitor and a low-side snubber resistor serially coupled between the low-side drain interconnect and the low-side source interconnect so as to substantially dampen output ringing when the low side power transistor switches states.
In one embodiment, the high-side power transistor further comprises: body regions extending in a drain region, the high-side drain interconnect contacting the drain region; gate electrodes insulated from the body region by a gate dielectric, the high-side gate interconnect contacting the gate electrodes; and source regions extending in the body regions, the source and the body regions being of opposite conductivity type, the high-side source interconnect contacting the source regions. The high-side RC snubber further comprises snubber electrodes insulated from the drain region by a snubber dielectric such that the snubber electrodes and the drain region form the high-side snubber capacitor, the snubber electrodes being connected to the high-side source interconnect in a manner so as to form the high-side snubber resistor.
In another embodiment, the low-side power transistor further comprises: body regions extending in a drain region, the low-side drain interconnect contacting the drain region; gate electrodes insulated from the body region by a gate dielectric, the low-side gate interconnect contacting the gate electrodes; and source regions extending in the body regions, the source and the body regions being of opposite conductivity type, the low-side source interconnect contacting the source regions. The low-side RC snubber further comprises snubber electrodes insulated from the drain region by a snubber dielectric such that the snubber electrodes and the drain region form the low-side snubber capacitor, the snubber electrodes being connected to the low-side source interconnect in a manner so as to form the low-side snubber resistor.
The following detailed description and the accompanying drawings provide a better understanding of the nature and advantages of the present invention.
In accordance with embodiments of the invention, an RC snubber is monolithically integrated with a power transistor in a single die. In one embodiment, the power transistor includes a drain interconnect, a source interconnect, and a gate interconnect. The RC snubber includes a snubber resistor and a snubber capacitor serially coupled between the drain interconnect and the source interconnect. The snubber capacitor and the snubber resistor are designed to have pre-selected values so as to dampen output ringing that occurs when the power transistor switches states.
Trenches 305 and 307 extend into n-type silicon region 302 which extends over substrate 300. Silicon region 302 may be an epitaxial layer that is formed over substrate 300. P-type body regions 308 extend into silicon region 302 between adjacent FET trenches 305. As can be seen, body regions are omitted from mesa regions between adjacent Schottky trenches 307 thereby enabling formation of Schottky contacts 316 between source interconnect 312 and silicon region 302. Source interconnect 312 comprises suitable known material for forming Schottky contacts with silicon region 302. Source regions 318 extend in body regions 308 and flank each FET trench 305. Heavy body regions 310 extend in body regions 308 between adjacent source regions 318. Top side source interconnect 312 contacts source regions 318 and heavy body regions 310, but is insulated from gate electrodes 306 and snubber electrodes 304 by dielectric cap 314. A backside drain interconnect (e.g., comprising metal), not shown, contacts the backside of substrate 300.
In
The RC snubber may be implemented in conventional trench gate FETs (i.e., with no Schottky regions) by using dummy trenches instead of Schottky trenches 307. The dummy trenches would have a similar structure to Schottky trenches 307 except the mesa surfaces between the dummy trenches would be insulated from source interconnect 312.
While in the various embodiments described herein the RC snubber is distributed throughout the active region (i.e., where the active cells are formed), a separate portion 704 of the die may be allocated solely to the RC snubber as shown in
Design Factors for Selecting the Resistance and Capacitance Values of the Monolithically Integrated RC Snubber
In all of the embodiments described herein and their equivalents, the following criteria may be used in determining appropriate values for the snubber capacitor and the snubber resistor.
Resistance:
For the case of a typical discrete snubber network (i.e., not monolithically integrated), the snubber circuit is relatively complex (at least fourth order). But for the case of monolithically integrated snubber RC, the circuit reduces to an ideal series RLC second order network. Therefore, classical second order network design criteria can be used for guidance. For effective damping of a second order network, the damping resistance value for snubber R needs to be proportional to √{square root over (L/C)}. In this equation, C represents the output capacitance of the FET (e.g., Coss in MOSFETs, or Coes in IGBTs) when turned off, and L is the sum of both PCB parasitics and device package parasitics. The combined total inductance will be fairly consistent across power supply designs for a given package type. This allows selecting a fixed value for R that shows effective performance across a range of designs. Detailed simulations, in accordance with some embodiments, have shown that for a typical synchronous buck power train, an R value of 0.5 to 2.0 Ohms will produce substantially improved snubbing for lower voltage applications (e.g., less than 50V). For higher voltage applications, higher R values provide better snubbing effect. Thus, it can be seen that the manner in which the snubber electrode is tied to the source (or emitter) interconnect needs to be carefully considered and designed so that the desired resistance value is obtained.
Capacitance:
To obtain effective snubbing, the snubber leg needs to have a lower impedance than that of the FET. Thus, the snubber capacitance value needs to be greater than the output capacitance of the FET (e.g., Coss in MOSFETs or Coes in IGBTs) when turned off. In some embodiments, effective snubbing is obtained with a snubber capacitance value 2-5 times greater than the output capacitance of the FET when turned off.
In
The monolithically integrated RC snubber and FET shows significant reduction in ringing compared to conventional discrete solutions.
The invention is not limited to the specific structures describe herein, and may be implemented in many other FET and IGBT structures. In particular, the RC snubber may be implemented in any power transistor structure where electrodes (other than the gate electrodes) are used to influence the electrical characteristics of the drift region, e.g., to improve charge balance and/or the transistor on-resistance (Rdson). These electrodes may be modified or configured so as to obtain the desired snubber resistor and capacitor values as discussed above. Therefore, the scope of the present invention should be determined not with reference to the above description but should instead be determined with reference to the appended claims, along with their full scope of equivalents.
This application claims the benefit of U.S. Provisional Appln. No. 61/077,070, filed Jun. 30, 2008, which disclosure is incorporated herein by reference in its entirety for all purposes.
Number | Name | Date | Kind |
---|---|---|---|
4399449 | Herman et al. | Aug 1983 | A |
4455565 | Goodman et al. | Jun 1984 | A |
4941026 | Temple | Jul 1990 | A |
5179032 | Quigg | Jan 1993 | A |
5429964 | Yilmaz et al. | Jul 1995 | A |
5763915 | Hshieh et al. | Jun 1998 | A |
5898198 | Herbert et al. | Apr 1999 | A |
5912490 | Hebert et al. | Jun 1999 | A |
5918137 | Ng et al. | Jun 1999 | A |
5998833 | Baliga | Dec 1999 | A |
6150675 | Franke et al. | Nov 2000 | A |
6351018 | Sapp | Feb 2002 | B1 |
6437386 | Hurst et al. | Aug 2002 | B1 |
6600182 | Rumennik | Jul 2003 | B2 |
6653691 | Baliga | Nov 2003 | B2 |
6683346 | Zeng | Jan 2004 | B2 |
6750508 | Omura et al. | Jun 2004 | B2 |
6870220 | Kocon et al. | Mar 2005 | B2 |
6891223 | Krumrey et al. | May 2005 | B2 |
6987305 | He et al. | Jan 2006 | B2 |
20020036326 | DeJong et al. | Mar 2002 | A1 |
20040157384 | Blanchard | Aug 2004 | A1 |
20040196679 | Apeland et al. | Oct 2004 | A1 |
20050056886 | Tihanyi | Mar 2005 | A1 |
20050167742 | Challa et al. | Aug 2005 | A1 |
20060071276 | Zundel et al. | Apr 2006 | A1 |
20060273379 | Bhalla et al. | Dec 2006 | A1 |
20060275993 | Fong | Dec 2006 | A1 |
20070138548 | Kocon et al. | Jun 2007 | A1 |
20070274014 | Berberich et al. | Nov 2007 | A1 |
20080017920 | Sapp et al. | Jan 2008 | A1 |
Number | Date | Country |
---|---|---|
1170803 | Sep 2002 | EP |
63-296282 | Dec 1988 | JP |
Entry |
---|
Berberich, S.E., “High Voltage 3D-Capacitor”, Sep. 2-5, 2007, 2007 European Conference on Power Electronics and Applications, pp. 1-9. |
“Design of Snubbers for Power Circuits” R Severns, EMI-Reduce-International Rectifier Corportaion, 2006. |
Non-Final Office Action for U.S. Appl. No. 11/620,002, mailed on Sep. 17, 2009, 11 pages. |
Number | Date | Country | |
---|---|---|---|
20100163950 A1 | Jul 2010 | US |
Number | Date | Country | |
---|---|---|---|
61077070 | Jun 2008 | US |