This invention relates generally to integrated circuits, and more particularly to the manufacturing processes and manufacturing lines of integrated circuits.
Existing integrated circuit (IC) manufacturing lines typically include large clean rooms and some manufacturing tools in the clean rooms, while other tools, such as metrologies and wafer transferring/transporting/exchanging paths, are within a relatively open environment. When exposed to the open environment, wafers are vulnerable to the attacks of adverse substances such as moisture, oxygen, and various airborne molecular contaminants (AMC) sources, which include etching byproduct solvents, perfumes, storage materials, chamber residual gases, etc. An example of the AMCs is dimethyl sulfide (DMS), which is a chemical commonly used in the semiconductor manufacturing processes.
As the semiconductor processes precede into the nanometer domain, the negative effects of AMCs on IC manufacturing become increasingly more severe. In some critical stages, AMCs have posted serious problems impacting either device performance or metrology accuracy. For example, in the formation of copper features in metallization layers, due to the very small size of copper features, the reaction caused by oxygen, moisture, and the AMC sources causes the increase in RC delay, and even the reduction in production yield. Low-k dielectric materials for forming metallization layers are also vulnerable to the attack of chemicals such as acids.
Existing IC manufacturing lines do not provide effective means for protecting wafers from the above-discussed problems. Some processing and transporting steps are not even protected by clean rooms. Further, even if some process steps are performed in clean rooms, the wafers are still exposed to some detrimental chemicals. For example, DMS molecules are small, and it is difficult to remove them from clean rooms. Furthermore, the clean room must include oxygen for operators to work in, and the operators themselves further introduce moisture. Therefore, methods have been explored to reduce the adverse substances. For example, efforts have been made to reduce the interval (Q time) between process stages. Cassettes or front opening unified pods (FOUP) were also periodically cleaned to remove possible adverse substances. However, these methods do not solve the root cause of the problem, and hence can only relieve, but not eliminate, the problem.
Accordingly, new tools and manufacturing methods are needed to prevent the damages caused by moisture, oxygen and AMC sources.
In accordance with one aspect of the present invention, a semiconductor manufacturing line includes an inert environment selected from the group consisting essentially of an inert airtight wafer holder, an inert wafer transport channel, an inert production tool, an inert clean room, and combinations thereof.
In accordance with another aspect of the present invention, a semiconductor manufacturing system includes an inert clean room filled with an inert gas selected from the group consisting essentially of nitrogen, helium, neon, argon, krypton, xenon, radon, and combinations thereof; and a production tool in the inert clean room.
In accordance with yet another aspect of the present invention, a semiconductor manufacturing system for manufacturing integrated circuit on a wafer is provided. The semiconductor manufacturing system includes a wafer holder for holding the wafer; a stocker for storing the wafer; a first production tool for processing the wafer; a second production tool for processing the wafer; and a wafer transport channel for transporting the wafer between the first and the second production tools, wherein a path comprising the wafer holder, the stocker, the first and the second production tools and the wafer transport channel is substantially inert.
In accordance with yet another aspect of the present invention, a method of forming integrated circuits on a wafer includes a step selected from the group consisting essentially of placing the wafer in an airtight wafer holder, transporting the wafer into a production tool, and transporting the wafer between production tools, and combinations thereof. The wafer holder has a first inert environment. The production tool has a second inert environment. The wafer is exposed only to a third inert environment during the step of transporting the wafer between the production tools.
In accordance with yet another aspect of the present invention, a method of forming integrated circuits on a wafer includes performing a first integrated circuit manufacturing step using a first production tool; performing a second integrated circuit manufacturing step using a second production tool, wherein the first and the second production tools are physically detached; and transferring the wafer between the first and the second production tools, wherein the wafer is exposed substantially only to an inert environment during the step of transferring.
The advantageous features of the present invention include reduced exposure of wafers to detrimental substances during integrated circuit manufacturing processes. The yield and performance are thus improved.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
In the manufacturing processes, wafers need to go through one or more of the above-discussed tools. For example, wafer holders 10 may be transported by trolley 8 into stocker 12, which has a large wafer storage for storing wafers. Wafers holders 10 may also be transported to loadlocks 20, which load wafers into and take wafers out of production tool 14. Production tool 14, which may be any of the chemical vapor deposition tools, sputtering tools, and the like, performs manufacturing steps to the wafers. Wafer holders 10 are then transported to the next production tool 22, and the next manufacturing step is performed. The transportation between production tools 14 and 22 may be performed using trolleys or automatic wafer transport channel 16.
In
Similarly, stocker 12 (refer to
To effectively isolate wafers from external detrimental substances (for example, in the open air), an entire clean room may be constructed as an inert environment, as is shown in
In a first embodiment, as is shown in
Inert clean room 36 preferably includes factory interfaces and/or gateways 38 for materials and operators going into and out of inert clean room 36. Accordingly, factory interfaces 38 needs to be covered by the flow of inert gases, wherein a flow is preferably out of the factory interfaces and/or gateways 38, as is shown as arrows 40. It is realized that inert room 36 is not suitable for operators, and special equipment is needed for the operators to access.
Preferably, the entire wafer manufacturing process, for example, starting from the step of forming gate dielectrics to the fabrication of the passivation layers and bonding pads on the wafers, are performed in inert environments. Inert storage environments, inert transporting environments, and inert production environments are thus preferably combined to prevent wafers from being exposed to external environment (for example, atmosphere). One skilled in the art will realize that not all of the previously discussed inert environments are needed simultaneously. For example, if a large inert clean room is adopted, then the wafer storage, wafer transporting and production tools inside the inert clean room do not need to have their individual inert environments. Alternatively, if wafer storage, wafer transporting and production tools form a continuous inert environment, then the large inert clean room is not necessary. In this case, the interfaces between the inert environments of wafer storage, wafer transporting and production tools need to be designed to prevent the wafer from being exposed to atmosphere.
Alternatively, wafer production processes are evaluated to determine which of the intermediate integrated circuit structures are more vulnerable to detrimental substances, and only the vulnerable structures are protected by inert environments, while other intermediate integrated circuit structures are formed and transported in ordinary clean rooms that are not inert. For example, the formations of copper interconnections and extreme low-k dielectric layers are preferably protected from DMS and moisture, respectively. The optimum combination regarding which intermediate structures and equipments need inert environments may be determined by how effective the inert simultaneously can protect the respective intermediate integrated circuit structures, and the cost.
The embodiments of the present invention have several advantageous features. The oxidation, reaction with AMCs, and moisture attacks to the intermediate integrated circuit structures are reduced, and possibly substantially eliminated, and hence the adverse process, and variations in device performance and yield are reduced. Leading edge technologies, which are more vulnerable to the attacks of the detrimental substances in the air, can thus be performed with less concern. Furthermore, with the adoption of the embodiments of the present invention, less process steps, process tools, metrologies and redundant monitoring are needed. For example, the commonly performed cleaning processes for removing native oxides and contaminates on surfaces of metal feature may be skipped. This results in the increased productivity and reduced production cost.
Although the present invention and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the invention as defined by the appended claims. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, and composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present invention, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present invention. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
This application claims the benefit of U.S. Provisional Patent Application Ser. No. 60/933,344, filed on Jun. 6, 2007, and entitled “Preventing Contamination in Integrated circuit Manufacturing Lines,” which application is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
4676144 | Smith, III | Jun 1987 | A |
4682927 | Southworth et al. | Jul 1987 | A |
5303482 | Yamashita et al. | Apr 1994 | A |
5344365 | Scott et al. | Sep 1994 | A |
5363867 | Kawano et al. | Nov 1994 | A |
5562383 | Iwai et al. | Oct 1996 | A |
5628828 | Kawamura et al. | May 1997 | A |
5713791 | Long et al. | Feb 1998 | A |
6158946 | Miyashita | Dec 2000 | A |
6343239 | Toda et al. | Jan 2002 | B1 |
6467976 | Matsuyama et al. | Oct 2002 | B2 |
6503379 | Kidd et al. | Jan 2003 | B1 |
6660597 | Furukawa et al. | Dec 2003 | B2 |
6679672 | Barrows | Jan 2004 | B1 |
6701972 | Dickinson et al. | Mar 2004 | B2 |
6817822 | Tokunaga | Nov 2004 | B2 |
6828235 | Takano | Dec 2004 | B2 |
6949143 | Kurita et al. | Sep 2005 | B1 |
6996453 | Ahn et al. | Feb 2006 | B2 |
7112115 | Yamazaki et al. | Sep 2006 | B1 |
7416574 | Udagawa et al. | Aug 2008 | B2 |
7561937 | Reed et al. | Jul 2009 | B2 |
7699573 | Blattner et al. | Apr 2010 | B2 |
7753049 | Jorczak et al. | Jul 2010 | B2 |
20010026747 | Saga | Oct 2001 | A1 |
20070258796 | Englhardt et al. | Nov 2007 | A1 |
20070269293 | Yu et al. | Nov 2007 | A1 |
20070278682 | Ko et al. | Dec 2007 | A1 |
20070287375 | Shuen | Dec 2007 | A1 |
20080096380 | Ko et al. | Apr 2008 | A1 |
20080221721 | Reed et al. | Sep 2008 | A1 |
Number | Date | Country |
---|---|---|
39 08 329 | Sep 1990 | DE |
5-299314 | Nov 1993 | JP |
Number | Date | Country | |
---|---|---|---|
20080304944 A1 | Dec 2008 | US |
Number | Date | Country | |
---|---|---|---|
60933344 | Jun 2007 | US |