Printable device wafers with sacrificial layers

Information

  • Patent Grant
  • 11469259
  • Patent Number
    11,469,259
  • Date Filed
    Thursday, February 4, 2021
    3 years ago
  • Date Issued
    Tuesday, October 11, 2022
    a year ago
Abstract
Methods of forming integrated circuit devices include forming a sacrificial layer on a handling substrate and forming a semiconductor active layer on the sacrificial layer. The semiconductor active layer and the sacrificial layer may be selectively etched in sequence to define an semiconductor-on-insulator (SOI) substrate, which includes a first portion of the semiconductor active layer. A multi-layer electrical interconnect network may be formed on the SOI substrate. This multi-layer electrical interconnect network may be encapsulated by an inorganic capping layer that contacts an upper surface of the first portion of the semiconductor active layer. The capping layer and the first portion of the semiconductor active layer may be selectively etched to thereby expose the sacrificial layer. The sacrificial layer may be selectively removed from between the first portion of the semiconductor active layer and the handling substrate to thereby define a suspended integrated circuit chip encapsulated by the capping layer.
Description
FIELD OF THE INVENTION

The present invention relates to integrated circuit fabrication methods and, more particularly, to methods of forming integrated circuit substrates using semiconductor-on-insulator (SOI) fabrication techniques.


BACKGROUND OF THE INVENTION

A variety of conventional methods are available for printing integrated circuit device structures on substrates. Many of these device structures may include nanostructures, microstructures, flexible electronics, and/or a variety of other patterned structures. Some of these device structures are disclosed in U.S. Pat. Nos. 7,195,733 and 7,521,292 and in US Patent Publication Nos. 2007/0032089, 20080108171 and 2009/0199960, the disclosures of which are hereby incorporated herein by reference.


Progress has also been made in extending the electronic performance capabilities of integrated circuit devices on plastic substrates in order to expand their applicability to a wider range of electronic applications. For example, several new thin film transistor (TFT) designs have emerged that are compatible with processing on plastic substrate materials and may exhibit significantly higher device performance characteristics than thin film transistors having amorphous silicon, organic, or hybrid organic-inorganic semiconductor elements. For example, U.S. Pat. No. 7,622,367 to Nuzzo et al. and U.S. Pat. No. 7,557,367 to Rogers et al. disclose methods of forming a wide range of flexible electronic and optoelectronic devices and arrays of devices on substrates containing polymeric materials. The disclosures of U.S. Pat. Nos. 7,557,367 and 7,622,367 are hereby incorporated herein by reference.


SUMMARY OF THE INVENTION

Methods of forming integrated circuit devices according to some embodiments of the invention include forming a sacrificial layer on a handling substrate and forming a semiconductor active layer on the sacrificial layer. A step is performed to selectively etch through the semiconductor active layer and the sacrificial layer in sequence to define a semiconductor-on-insulator (SOI) substrate, which includes a first portion of the semiconductor active layer. The sacrificial layer may be an electrically insulating layer. A multi-layer electrical interconnect network may be formed on the SOI substrate. This multi-layer electrical interconnect network may be encapsulated by an inorganic capping layer that contacts an upper surface of the first portion of the semiconductor active layer. This inorganic capping layer may be formed as an amorphous silicon layer or a metal layer, for example.


The capping layer and the first portion of the semiconductor active layer can be selectively etched to thereby expose the sacrificial layer. The sacrificial layer may then be selectively removed from between the first portion of the semiconductor active layer and the handling substrate to thereby define a suspended integrated circuit chip encapsulated by the capping layer.


According to additional embodiments of the invention, encapsulating the electrical interconnect network may be preceded by roughening the upper surface of the first portion of the semiconductor active layer so that a greater level of adhesion can be achieved between the capping layer and the semiconductor active layer. In some embodiments of the invention, the upper surface may be roughened by exposing the upper surface to a plasma etchant.


According to additional embodiments of the invention, selectively etching through the semiconductor active layer and the sacrificial layer may include selectively etching the semiconductor active layer and the sacrificial layer in sequence to define a trench therein having a bottom that exposes the handling substrate. This trench, which can be a ring-shaped trench that surrounds the SOI substrate, can be filled with an inorganic anchor (e.g., semiconductor anchor) in advance of forming the multi-layer electrical interconnect network. For example, the trench can be filled by depositing a semiconductor layer into the trench and onto the SOI substrate and then planarizing the deposited semiconductor layer to define a semiconductor anchor. In addition, selectively removing the sacrificial insulating layer from between the first portion of the semiconductor active layer and the handling substrate may include exposing a sidewall of the semiconductor anchor.


In additional embodiments of the invention, the multi-layer electrical interconnect network includes a plurality of interlayer dielectric layers, which can be selectively etched to expose the anchor. The encapsulating step may also include depositing the inorganic capping layer directly onto the exposed anchor. In some of these embodiments of the invention, the inorganic capping layer is formed as amorphous silicon and the anchor is formed as polysilicon.


According to additional embodiments of the invention, a method of forming an integrated circuit device may include forming a semiconductor-on-insulator (SOI) substrate anchored at a periphery thereof to an underlying handling substrate. The SOI substrate includes a semiconductor active layer on an underlying sacrificial layer. The methods further include forming a multi-layer electrical interconnect network, which has a plurality of interlayer dielectric layers, on the SOI substrate. A step is performed to selectively etch through the plurality of interlayer dielectric layers to expose an upper surface of the SOI substrate. The multi-layer electrical interconnect network is then encapsulated with an inorganic capping layer (e.g., a-Si), which contacts the exposed upper surface of the SOI substrate. A step is performed to selectively etch through the capping layer and the semiconductor active layer to expose the sacrificial layer. Then, the sacrificial layer is removed from the SOI substrate to thereby suspend the semiconductor active layer from the handling substrate. According to some of these embodiments of the invention, the step of forming a semiconductor-on-insulator (SOI) substrate may include anchoring the SOI substrate to the underlying handling substrate using a ring-shaped polysilicon anchor. In addition, the step of removing the sacrificial layer may include removing the sacrificial layer from the SOI substrate to thereby expose a sidewall of the ring-shaped polysilicon anchor.


Methods of forming substrates according to additional embodiments of the invention include forming a plurality of spaced-apart sacrificial patterns on a first substrate, such as a glass, quartz, ceramic, plastic metal or semiconductor substrate, for example. A semiconductor layer is formed on the plurality of spaced-apart sacrificial patterns and on portions of the first substrate extending between sidewalls of the plurality of spaced-apart sacrificial patterns. The semiconductor layer is patterned to define openings therein. These openings expose respective ones of the plurality of spaced-apart sacrificial patterns. A step is performed to selectively etch the plurality of spaced-apart sacrificial patterns through the openings to thereby convert at least a first portion of the patterned semiconductor layer into a plurality of suspended semiconductor device layers. These suspended semiconductor device layers are anchored to a second portion of the patterned semiconductor layer.


According to additional embodiments of the invention, the step of forming a plurality of spaced-apart sacrificial patterns includes forming a sacrificial layer on the first substrate and then roughening an upper surface of the sacrificial layer. The roughened surface of the sacrificial layer is then selectively etched to define the plurality of spaced-apart sacrificial patterns. In these embodiments of the invention, the step of forming a semiconductor layer includes depositing a semiconductor layer onto the roughened surface of the sacrificial layer. According to some of these embodiments of the invention, the roughening step may include exposing the surface of the sacrificial layer to a chemical etchant prior to cleaning. This sacrificial layer may include a material selected from a group consisting of molybdenum, aluminum, copper, nickel, chromium, tungsten, titanium and alloys thereof. In addition, the semiconductor layer may include a material selected from a group consisting of amorphous silicon, polycrystalline silicon, nanocrystalline silicon, and indium gallium zinc oxide, for example.


According to still further embodiments of the invention, the step of patterning the semiconductor layer includes selectively etching an upper surface of the semiconductor layer to define the openings. This step of selectively etching the upper surface of the semiconductor layer may be followed by printing the plurality of suspended semiconductor device layers onto a second substrate after the plurality of spaced-apart sacrificial patterns have been removed. This printing may be performed by contacting and bonding the upper surface of the semiconductor layer to the second substrate and then fracturing anchors between the plurality of suspended semiconductor device layers and the second portion of the patterned semiconductor layer by removing the first substrate from the second substrate.


Additional embodiments of the invention include printing substrates by forming a plurality of spaced-apart sacrificial patterns on a first substrate and then forming at least one thin-film transistor on each of the plurality of spaced-apart sacrificial patterns. A step is then performed to pattern a semiconductor layer associated with each of the plurality of thin-film transistors to define openings therein that expose respective ones of the plurality of spaced-apart sacrificial patterns. The plurality of spaced-apart sacrificial patterns are then selectively etched through the openings. This selective etching step converts at least a first portion of the patterned semiconductor layer into a plurality of suspended semiconductor device layers, which are anchored to a second portion of the patterned semiconductor layer. Following this step, the plurality of suspended semiconductor device layers are printed (e.g., contact bonded) onto a second substrate. The anchors between the plurality of suspended semiconductor device layers and the second portion of the patterned semiconductor layer are then fractured by removing the first and second substrates from each other. This fracturing step results in the formation of a plurality of separated semiconductor device layers that are bonded to the second substrate.


According to some of these embodiments of the invention, the step of forming at least one thin-film transistor includes forming source and drain electrodes of a first thin-film transistor on a first sacrificial pattern. An amorphous semiconductor layer is then formed on upper surfaces of the source and drain electrodes and on sidewalls of the first sacrificial pattern. An electrically insulating layer is then formed on the amorphous semiconductor layer and a gate electrode of the first thin-film transistor is formed on the electrically insulating layer.


According to alternative embodiments of the invention, the step of forming at least one thin-film transistor includes forming a gate electrode of a first thin-film transistor on a first sacrificial pattern and then forming an electrically insulating layer on the gate electrode and on sidewalls of the first sacrificial pattern. An amorphous semiconductor layer is formed on the electrically insulating layer and source and drain electrodes of the first thin-film transistor are formed on the amorphous semiconductor layer.


Additional embodiments of the invention include forming an array of suspended substrates by forming a plurality of spaced-apart sacrificial patterns on a first substrate. An amorphous semiconductor layer is formed on the plurality of spaced-apart sacrificial patterns and on portions of the first substrate extending between sidewalls of the plurality of spaced-apart sacrificial patterns. Portions of the amorphous semiconductor layer extending opposite the plurality of spaced-apart sacrificial patterns are then converted into respective semiconductor regions having higher degrees of crystallinity therein relative to the amorphous semiconductor layer. The amorphous semiconductor layer is patterned to define openings therein that expose respective ones of the plurality of spaced-apart sacrificial patterns. A step is then performed to selectively etch the plurality of spaced-apart sacrificial patterns through the openings to thereby convert at least a first portion of the patterned amorphous semiconductor layer into a plurality of suspended semiconductor device layers, which are anchored to a second portion of the patterned amorphous semiconductor layer. According to some embodiments of the invention, the converting step includes annealing the portions of the amorphous semiconductor layer extending opposite the plurality of spaced-apart sacrificial patterns. Alternatively, the converting step may include selectively exposing the portions of the amorphous semiconductor layer extending opposite the plurality of spaced-apart sacrificial patterns to laser light.


According to still further embodiments of the invention, the step of forming a plurality of spaced-apart sacrificial patterns includes forming a sacrificial layer on the first substrate and then roughening a surface of the sacrificial layer. A step is then performed to selectively etch the roughened surface of the sacrificial layer to define the plurality of spaced-apart sacrificial patterns. The step of forming an amorphous semiconductor layer includes depositing an amorphous semiconductor layer on the roughened surface of the sacrificial layer. The roughening step may include exposing the surface of the sacrificial layer to a chemical etchant prior to cleaning.





BRIEF DESCRIPTION OF THE DRAWINGS


FIGS. 1A-1J are cross-sectional views of intermediate structures that illustrate methods of forming integrated circuit chips according to embodiments of the present invention.



FIG. 1K is a plan view of an integrated circuit substrate having a plurality of integrated circuit chips therein, according to embodiments of the present invention.



FIG. 2 is a flow diagram that illustrates fabrication methods according to some embodiments of the invention.



FIGS. 3A-3E are cross-sectional views of intermediate structures that illustrate methods of forming substrates according to embodiments of the invention.



FIG. 4A is a plan view photograph of an array of suspended substrates according to embodiments of the invention.



FIG. 4B is a plan view photograph of an array of substrates that have been printed according to embodiments of the invention.



FIG. 5 is a flow diagram that illustrates fabrication methods according to some embodiments of the invention.



FIGS. 6A-6C are cross-sectional views of intermediate structures that illustrate methods of forming substrates according to embodiments of the invention.



FIGS. 7A-7B are cross-sectional views of intermediate structures that illustrate methods of forming TFT transistors according to embodiments of the present invention.



FIGS. 8A-8B are cross-sectional views of intermediate structures that illustrate methods of forming TFT transistors according to embodiments of the present invention.



FIGS. 9A-9B are cross-sectional views of intermediate structures that illustrate methods of forming TFT transistors according to embodiments of the present invention.





DESCRIPTION OF EMBODIMENTS

The present invention now will be described more fully with reference to the accompanying drawings, in which preferred embodiments of the invention are shown. This invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein; rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the invention to those skilled in the art. Like reference numerals refer to like elements throughout.


It will be understood that when an element or layer is referred to as being “on,” “connected to” or “coupled to” another element or layer (and variants thereof), it can be directly on, connected or coupled to the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer (and variants thereof), there are no intervening elements or layers present. Like reference numerals refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items and may be abbreviated as “/”.


It will be understood that, although the terms first, second, third etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of the present invention.


Spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the term “below” can encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the present invention. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprising”, “including”, having” and variants thereof, when used in this specification, specify the presence of stated features, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, steps, operations, elements, components, and/or groups thereof. In contrast, the term “consisting of” when used in this specification, specifies the stated features, steps, operations, elements, and/or components, and precludes additional features, steps, operations, elements and/or components.


Embodiments of the present invention are described herein with reference to cross-section and perspective illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of the present invention. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments of the present invention should not be construed as limited to the particular shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, a sharp angle may be somewhat rounded due to manufacturing techniques/tolerances.


Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which the present invention belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.



FIG. 1A illustrates forming an integrated circuit device by forming a sacrificial layer 12 on a handling substrate 10 (e.g., silicon wafer), forming a semiconductor active layer 14 on the sacrificial layer 12 and forming a field oxide layer 16 on the semiconductor active layer 14. According to some embodiments of the invention, the semiconductor active layer 14 may be a thinned silicon wafer that is bonded to the sacrificial layer 12 and the sacrificial layer may be an electrically insulating layer.



FIGS. 1B-1C illustrate selectively etching through the field oxide layer 16, the semiconductor active layer 14 and the sacrificial layer 12 in sequence to define trenches 18 therein that expose the handling substrate 10 and define a plurality of semiconductor-on-insulator (SOI) substrates 20 containing respective portions of the semiconductor active layer 14.



FIG. 1D-1E illustrate filling the trenches 18 with inorganic anchors 24 (e.g., semiconductor anchors) by depositing an inorganic layer 22 into the trenches 18 and onto the SOI substrates 20 and then planarizing the deposited inorganic layer 22 to define the anchors 24, using the field oxide layer 16 as a etch/planarization stop. The inorganic layer 22 may be a polysilicon layer that is conformally deposited by low-pressure chemical vapor deposition (LPCVD).



FIGS. 1F-1G illustrate forming a plurality of multi-layer electrical interconnect networks 26 on respective SOI substrates 20, after active devices (e.g., CMOS devices, not shown) have been formed therein. Each of these multi-layer electrical interconnect networks 26 may include multiple layers of metallization and vertical interconnects within a stacked composite of multiple interlayer insulating layers 28. As shown by FIG. 1G, an interlayer dielectric layer (ILD) etching step may be performed to expose the anchors 24, which may be ring-shaped or formed as parallel stripes that extend in a third dimension (see, e.g., FIG. 1K), and also expose adjacent portions of the semiconductor active layer 14. The exposed portions of the semiconductor active layer 14 illustrated by FIG. 1G can then be exposed to a plasma etchant to thereby roughen the exposed upper surfaces of the semiconductor active layer 14. Plasmas that operate to etch silicon may utilize fluorine-containing gases (e.g., sulfur hexafluoride, SF6). Alternatively, silicon may be removed from a surface of the active layer 14 by exposing the surface to a relatively inert gas containing argon ions, for example.


According to alternative embodiments of the invention (not shown), the intermediate structure illustrated by FIG. 1G may be achieved by providing an SOI substrate having active electronic devices (not shown) within the semiconductor active layer 14 and a plurality of multi-layer electrical interconnect networks on the active layer 14. The interlayer dielectric layers associated with the multi-layer electrically interconnect networks may then be selectively etched to expose the active layer 14 and then the active layer 14 and the sacrificial layer 12 may be selectively etched using a mask (not shown) to define a plurality of trenches having bottoms that expose the handling substrate 10. The trenches may then be filled with inorganic anchors prior to deposition of an inorganic capping layer.


Referring now to FIG. 1H, each of the plurality of multi-layer electrical interconnect networks 26 is encapsulated by depositing an inorganic capping layer 32 that contacts the roughened upper surfaces of the semiconductor active layer 14 to thereby form chemically impervious and etch resistant bonds (e.g., a hermetic seal) at the interface between the capping layer 32 and the roughened surfaces of the semiconductor active layer 14. The semiconductor capping layer 32 may be formed as an amorphous silicon layer or a metal layer. For example, an amorphous silicon capping layer may be deposited at a temperature of less than about 350° C. using a plasma-enhanced deposition technique.



FIG. 1I illustrates the formation of through-substrate openings 34 by selectively patterning of the capping layer 32 to define openings therein followed by the deep etching of the semiconductor active layer 14 to thereby expose underlying portions of the sacrificial layer 12 and define relatively thin supporting tethers 36 (see, e.g., FIG. 1K). Referring now to FIG. 1J, the sacrificial layer 12 is selectively removed from between the semiconductor active layer 14 and the handling substrate 10 to thereby define a plurality of suspended integrated circuit chips 40 which are individually encapsulated by the patterned capping layer 32. During this removal step, which may include exposing the intermediate structure of FIG. 1I to hydrofluoric acid (HF), the sidewalls of the anchors 24 may be exposed and the capping layer 32 may operate to protect the electrical interconnect networks 26 from chemical etchants. FIG. 1K is a plan view of an integrated circuit substrate of FIG. 1J (with capping layer 32 removed), which shows thin supporting tethers 36 extending between adjacent portions of the semiconductor active layer 14. These supporting tethers 36 enable each of the integrated circuit chips 40 to remain attached to the anchors 24. The patterned capping layer 32 may also be removed or remain as a passivating/protective layer.


Referring now to FIG. 2, methods of forming a plurality of functional layers according to some embodiments of the invention include depositing a sacrificial layer on a substrate (step 1) and then patterning the sacrificial layer (step 2) into a plurality of sacrificial patterns. A functional layer is then deposited (step 3) onto the plurality of sacrificial patterns. The functional layer is then patterned (step 4) to define openings therein. The sacrificial patterns are then removed (step 5) from underneath respective functional patterns. The functional patterns are then transferred to another substrate (step 6) by printing, for example.


The methods of FIG. 2 are further illustrated by FIGS. 3A-3E, which are cross-sectional views of intermediate structures. These intermediate structures illustrate additional methods of forming substrates according to embodiments of the invention. FIG. 3A illustrates forming a sacrificial layer 52 on a handling substrate 50. The sacrificial layer 52 may be formed of an electrically conductive material such as molybdenum (Mo), aluminum (Al), copper (Cu), nickel (Ni), chromium (Cr), tungsten (W), titanium tungsten (TiW), titanium (Ti) or an electrically insulating material such as silicon dioxide, for example. The handling substrate 50 may be a semiconductor wafer, a glass substrate, or a ceramic board, for example. In some additional embodiments of the invention, a step may be performed to increase a roughness of an upper surface of the sacrificial layer 52 by exposing the upper surface to a chemical etchant for a sufficient duration to increase an average RMS roughness of the surface, prior to cleaning.


As illustrated by FIG. 3B, the sacrificial layer 52 is selectively etched using a mask (not shown) to define a plurality of spaced-apart sacrificial patterns 52′ and expose portions of the underlying handling substrate 50, as illustrated. Referring now to FIG. 3C, a functional layer 54 is formed directly on upper surfaces of the plurality of spaced-apart sacrificial patterns 52′ and directly on the exposed portions of the underlying handling substrate 50. The functional layer 54 may be formed as a semiconductor layer, such as a polysilicon layer, an amorphous silicon layer, a nanocrystalline silicon layer, or an indium gallium zinc oxide layer. The amorphous silicon layer may be formed using a plasma enhanced chemical vapor deposition (PECVD) technique. Alternatively, the polysilicon layer, amorphous silicon layer, nanocrystalline silicon layer or indium gallium zinc oxide layer may be formed using sputtering techniques.


Referring now to FIG. 3D, a patterned functional layer 54 is defined by selectively etching the functional layer 54 of FIG. 3C using a mask (not shown), to define a plurality of openings 56 therein that expose respective portions of the underlying sacrificial patterns 52′. As illustrated by FIG. 3E, a selective etching step is performed to remove the sacrificial patterns 52′ from underneath the patterned functional layer 54 and thereby define a plurality of underlying gaps or recesses 55. This selective etching step may include exposing the sacrificial patterns 52′ to a chemical etchant that passes through the openings in the functional layer 54 and removes the sacrificial patterns 52′.


As illustrated by FIG. 4A, the removal of the sacrificial patterns 52′ may result in the formation of a plurality of suspended semiconductor device layers 54 that are attached by respective pairs of anchors 58 to a surrounding semiconductor layer. These anchors 58 are formed at diametrically opposite corners of the device layers 54, which are spaced apart from each other by respective openings 56. Referring now to FIG. 4B, the semiconductor device layers 54 may be printed at spaced-apart locations onto a second substrate 60 using a bonding technique. This printing step may also include fracturing the device layers 54 at the respective anchors 58 by removing the handling substrate 50 from the second substrate 60, so that the device layers 54 are provided at spaced locations on the second substrate 60.


Referring now to FIGS. 5 and 6A-6C, additional embodiments of the invention include depositing a sacrificial layer onto a first substrate 60 (step 1) and then patterning the sacrificial layer to define a plurality of openings therein (step 2) that extend between respective sacrificial patterns 62. A device layer 64 (e.g., amorphous semiconductor layer) is then deposited onto the patterned sacrificial layer and onto portions of the first substrate 60 exposed by the openings in the sacrificial layer (step 3). Portions of the device layer 64 are then treated by thermal and/or laser treatment. For example, in the event the device layer 64 is an amorphous silicon layer, then the portions of the device layer 64 extending opposite the plurality of spaced-apart sacrificial patterns 62 may be converted into respective semiconductor regions 65 having higher degrees of crystallinity therein relative to the surrounding amorphous silicon regions 64′.


The treated device layer 64 is then patterned (step 4) to define a plurality of openings 68 therein between amorphous silicon regions 64′ and higher crystallinity regions 65′. These openings 68 expose respective ones of the plurality of spaced-apart sacrificial patterns 62. The sacrificial patterns 62 are then selectively etched through the openings (step 5) to thereby convert at least a first portion of the patterned device layer (e.g., amorphous semiconductor layer) into a plurality of suspended semiconductor device layers 65′ that are anchored to a second portion of the patterned device layer 64′. As illustrated by FIGS. 4A-4B, a transfer printing step (step 6) may be performed to transfer the semiconductor device layers (as functional layers 54) to a second substrate 60.



FIGS. 7A-7B illustrate methods of forming printable thin-film transistor (TFT) substrates according to additional embodiments of the invention. As illustrated by FIGS. 7A-7B, a sacrificial pattern 75 is formed on a first substrate 70. A source electrode 76a and a drain electrode 76b are formed on the sacrificial pattern 75, as illustrated. A semiconductor layer 72 (e.g., a-Si) is formed on the source and drain electrodes, the sacrificial pattern 75 and the substrate 70, as illustrated. Thereafter, an electrically insulating layer 74 is formed on the semiconductor layer 72 and a gate electrode 76c is formed on the electrically insulating layer 74. The source, drain and gate electrodes 76a-76c collectively define the three terminals of a thin-film transistor having an active channel region defined within the semiconductor layer 72. The insulating layer 74 and semiconductor layer 72 are then selectively etched to define openings 78 therein. An etching step (e.g., wet etching) is then performed to remove the sacrificial patter 75 from underneath the source and drain electrodes 76a-76b and the semiconductor layer 72, as illustrated. A printing step may then be performed to print the gate electrode 76c and insulating layer 74 directly onto a second substrate (not shown) prior to removal of the first substrate 70. This printing step results in the formation of a thin-film transistor (TFT) having exposed source and drain electrodes 76a-76b.



FIGS. 8A-8B illustrate methods of forming printable thin-film transistor (TFT) substrates according to additional embodiments of the invention. As illustrated by FIG. 8A-8B, a sacrificial pattern 85 is formed on a first substrate 80. A gate electrode 86c is formed on the sacrificial pattern 85, as illustrated. An electrically insulating layer 82 is then formed on the gate electrode 86c, the sacrificial pattern 85 and the substrate 80, as illustrated. Thereafter, a semiconductor layer 84 (e.g., a-Si) is formed on the electrically insulating layer 82. Source and drain electrodes 86a-86b are formed on the semiconductor layer 84. The source, drain and gate electrodes 86a-86c collectively define the three terminals of a thin-film transistor having an active channel region defined within the semiconductor layer 84. The semiconductor layer 84 and insulating layer 82 are then selectively etched to define openings 88 therein. An etching step (e.g., wet etching) is then performed to remove the sacrificial patter 85 from underneath the gate electrode 86c and the insulating layer 82, as illustrated. A printing step may then be performed to print the source and drain electrodes 86a-86b and semiconductor layer 84 directly onto a second substrate (not shown) prior to removal of the first substrate 80. This printing step results in the formation of a thin-film transistor (TFT) having an exposed gate electrode 86c.



FIGS. 9A-9B illustrate methods of forming printable thin-film transistor (TFT) substrates according to additional embodiments of the invention. As illustrated by FIGS. 9A-9B, a sacrificial pattern 95 is formed on a first substrate 90. A semiconductor layer 92 (e.g., a-Si) is formed on the sacrificial pattern 95 and the first substrate 90, as illustrated. Thereafter, an electrically insulating layer 94 having an embedded gate electrode 96a therein is formed on the semiconductor layer 92. Source and drain electrodes 96b-96c are then formed on the insulating layer 94. These source and drain electrodes use source and drain electrode plugs 96b′ and 96c′, which extend through the electrically insulating layer 94, to contact the semiconductor layer 92, as illustrated. The insulating layer 94 and semiconductor layer 92 are then selectively etched to define openings 98 therein. An etching step (e.g., wet etching) is then performed to remove the sacrificial patter 95 from underneath the semiconductor layer 92, as illustrated. A printing step may then be performed to print the source and drain electrodes 96b-96c and insulating layer 94 directly onto a second substrate (not shown) prior to removal of the first substrate 90. This printing step results in the formation of a thin-film transistor (TFT) having buried source and drain electrodes 96b-96c.


In the drawings and specification, there have been disclosed typical preferred embodiments of the invention and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation, the scope of the invention being set forth in the following claims.

Claims
  • 1. A wafer of devices, comprising: a substrate, the substrate comprising anchors laterally separated by spaced-apart sacrificial patterns;devices, each disposed entirely over one of the sacrificial patterns; andtethers, wherein for each of the tethers, the tether extends between a device of the devices and an anchor of the anchors that is adjacent to the device to attach the device to the anchor, and wherein each of the tethers is at least partially in a common layer with at least a portion of the devices.
  • 2. The wafer of claim 1, wherein at least one of the tether extends over at least one of the anchors.
  • 3. The wafer of claim 1, wherein each of sacrificial patterns comprises a material that is differentially etchable from the anchors.
  • 4. The wafer of claim 1, wherein each of the devices is a semiconductor device.
  • 5. The wafer of claim 1, wherein each of the devices is an active electronic device.
  • 6. The wafer of claim 1, wherein each of the devices is an integrated circuit.
  • 7. The wafer of claim 1, wherein each of the anchors has a thickness greater than a thickness of each of the sacrificial patterns.
  • 8. The wafer of claim 1, wherein each of the sacrificial patterns is exposed.
  • 9. The wafer of claim 1, wherein the substrate is a semiconductor substrate, a silicon substrate, or a glass substrate.
  • 10. The wafer of claim 1, wherein the substrate comprises a silicon-on-insulator substrate.
  • 11. The wafer of claim 1, wherein each of the sacrificial patterns is a patterned oxide layer.
  • 12. The wafer of claim 1, wherein each of the devices is encapsulated by an inorganic capping layer.
  • 13. The wafer of claim 1, wherein each of the devices is thicker than the sacrificial patterns.
  • 14. The wafer of claim 1, wherein at least one of the anchors is ring shaped.
  • 15. The wafer of claim 1, wherein at least one the anchors comprises a sidewall of a gap.
  • 16. The wafer of claim 1, wherein one or more of the devices has a roughened surface that is encapsulated by an inorganic capping layer.
  • 17. The wafer of claim 1, wherein the sacrificial patterns comprise at least one material selected from a group consisting of molybdenum, aluminum, copper, nickel, chromium, tungsten, titanium and alloys thereof.
  • 18. The wafer of claim 1, wherein a surface, opposite the substrate, of each of anchors, a surface, opposite the substrate, of each of the tethers, and a surface, opposite the substrate, of each of the devices are in a common plane.
  • 19. The wafer of claim 1, wherein the anchors are inorganic semiconductor anchors.
  • 20. A wafer of devices, comprising: a substrate, the substrate comprising anchors;devices spatially distributed over the substrate; andtethers, wherein for each of the tethers, the tether extends laterally between a device of the devices and an anchor of the anchors that is adjacent to the device to attach the device to the anchor and suspend the device over the substrate, and wherein each of the tethers is at least partially in a common layer with at least a portion of the devices.
REFERENCE TO PRIORITY APPLICATIONS

This application is a continuation of U.S. patent application Ser. No. 16/697,104, filed Nov. 26, 2019, which is a continuation of U.S. patent application Ser. No. 16/192,751, filed on Nov. 15, 2018, now U.S. Pat. No. 10,522,575, which is a continuation of U.S. patent application Ser. No. 15/864,813, filed on Jan. 8, 2018, now U.S. Pat. No. 10,163,945, which is a continuation of U.S. patent application Ser. No. 15/243,228, filed on Aug. 22, 2016, now U.S. Pat. No. 9,899,432, which is a continuation of U.S. patent application Ser. No. 14/708,893, filed on May 11, 2015, now U.S. Pat. No. 9,443,883, which is a continuation of U.S. patent application Ser. No. 14/334,179, filed on Jul. 14, 2014, now U.S. Pat. No. 9,040,425, which is a continuation of U.S. patent application Ser. No. 12/732,868, filed on Mar. 26, 2010, now U.S. Pat. No. 8,877,648, which claims priority from U.S. Provisional Application Ser. No. 61/163,535, filed on Mar. 26, 2009, the disclosures of which are hereby incorporated by reference herein in their entireties.

US Referenced Citations (209)
Number Name Date Kind
5216490 Greiff Jun 1993 A
5258325 Spitzer Nov 1993 A
5317236 Zavracky May 1994 A
5343064 Spangler Aug 1994 A
5798283 Montague Aug 1998 A
5827751 Nuyen Oct 1998 A
5963788 Barron Oct 1999 A
5990542 Yamazaki Nov 1999 A
6021675 Seefeldt Feb 2000 A
6044705 Neukermans Apr 2000 A
6142358 Cohn et al. Nov 2000 A
6458615 Fedder Oct 2002 B1
6465280 Martin Oct 2002 B1
6569702 Cho May 2003 B2
6770506 Gogoi Aug 2004 B2
6787051 Silverbrook Sep 2004 B2
6913941 O'Brien Jul 2005 B2
6930366 Kiihamaki Aug 2005 B2
6930367 Lutz Aug 2005 B2
6952041 Lutz Oct 2005 B2
6960488 Brosnihan Nov 2005 B2
6964894 Wachtmann Nov 2005 B2
7026184 Xie Apr 2006 B2
7045381 Lunceford May 2006 B1
7049164 Bruner May 2006 B2
7060153 Yamazaki Jun 2006 B2
7067067 Silverbrook Jun 2006 B2
7071109 Novotny Jul 2006 B2
7074637 Lutz Jul 2006 B2
7083997 Brosnihhan Aug 2006 B2
7098065 Chiu Aug 2006 B2
7115436 Lutz Oct 2006 B2
7138694 Nunan Nov 2006 B2
7195733 Rogers et al. Mar 2007 B2
7241638 Funaki Jul 2007 B2
7250322 Christenson Jul 2007 B2
7271076 Yamazaki Sep 2007 B2
7273762 Gogoi Sep 2007 B2
7317233 Lutz Jan 2008 B2
7347952 Silverbrook Mar 2008 B2
7354801 Sugiyama et al. Apr 2008 B2
7361519 Yamazaki Apr 2008 B2
7364954 Kuwashima Apr 2008 B2
7405099 Gogoi Jul 2008 B2
7452786 Dozen Nov 2008 B2
7462038 Knoefler Dec 2008 B2
7465647 Yamazaki Dec 2008 B2
7465674 Tamura Dec 2008 B2
7476575 Tsurume Jan 2009 B2
7482248 Tamura Jan 2009 B2
7514760 Quevy Apr 2009 B1
7521292 Rogers et al. Apr 2009 B2
7541214 Wan Jun 2009 B2
7557367 Rogers et al. Jul 2009 B2
7566640 Yamazaki Jul 2009 B2
7579206 Lutz Aug 2009 B2
7588969 Ogita Sep 2009 B2
7611965 Suzuki Nov 2009 B2
7615395 Heuvelman Nov 2009 B2
7622367 Nuzzo et al. Nov 2009 B1
7645627 Christenson Jan 2010 B2
7651932 Aoki Jan 2010 B2
7659150 Monadgemi Feb 2010 B1
7662545 Nuzzo et al. Feb 2010 B2
7663447 Matsuzaki Feb 2010 B2
7666698 Zurcher Feb 2010 B2
7685706 Maruyama Mar 2010 B2
7704684 Rogers et al. Apr 2010 B2
7728332 Yamazaki Jun 2010 B2
7759256 Wang Jul 2010 B2
7767484 Ayazi Aug 2010 B2
7785912 Zhan Aug 2010 B2
7799699 Nuzzo et al. Sep 2010 B2
7820529 Tsurume Oct 2010 B2
7858423 Siamak Dec 2010 B2
7862677 Nakajima Jan 2011 B2
7863071 Ivanov Jan 2011 B1
7868360 Yamazaki Jan 2011 B2
7879629 Ko Feb 2011 B2
7906439 Perruchot Mar 2011 B2
7927971 Tamura Apr 2011 B2
7932123 Rogers et al. Apr 2011 B2
7943412 Buchwalter May 2011 B2
7943491 Nuzzo et al. May 2011 B2
7972875 Rogers et al. Jul 2011 B2
7982296 Nuzzo et al. Jul 2011 B2
8039847 Nuzzo et al. Oct 2011 B2
8110442 Jinbo Feb 2012 B2
8173471 Hsieh May 2012 B2
8227876 Nunan Jul 2012 B2
8288835 Quevy Oct 2012 B2
8333860 Bibl et al. Dec 2012 B1
8440546 Nuzzo et al. May 2013 B2
8470701 Rogers et al. Jun 2013 B2
8506867 Menard Aug 2013 B2
8558243 Bibl et al. Oct 2013 B2
8791474 Bibl et al. Jul 2014 B1
8794501 Bibl et al. Aug 2014 B2
8835940 Hu et al. Sep 2014 B2
8865489 Rogers et al. Oct 2014 B2
8877536 Quevy Nov 2014 B1
8877648 Bower et al. Nov 2014 B2
8889485 Bower Nov 2014 B2
8934259 Bower et al. Jan 2015 B2
8941215 Hu et al. Jan 2015 B2
8987765 Bibl et al. Mar 2015 B2
9040425 Bower et al. May 2015 B2
9049797 Menard et al. Jun 2015 B2
9105714 Hu et al. Aug 2015 B2
9111464 Bibl et al. Aug 2015 B2
9139425 Vestyck Sep 2015 B2
9153171 Sakariya et al. Oct 2015 B2
9161448 Menard et al. Oct 2015 B2
9165989 Bower et al. Oct 2015 B2
9166114 Hu et al. Oct 2015 B2
9178123 Sakariya et al. Nov 2015 B2
9217541 Bathurst et al. Dec 2015 B2
9240397 Bibl et al. Jan 2016 B2
9252375 Bibl et al. Feb 2016 B2
9355854 Meitl et al. May 2016 B2
9358775 Bower et al. Jun 2016 B2
9367094 Bibl et al. Jun 2016 B2
9412727 Menard et al. Aug 2016 B2
9443883 Bower et al. Sep 2016 B2
9478583 Hu et al. Oct 2016 B2
9484504 Bibl et al. Nov 2016 B2
9520537 Bower et al. Dec 2016 B2
9555644 Rogers et al. Jan 2017 B2
9583533 Hu et al. Feb 2017 B2
9589944 Higginson et al. Mar 2017 B2
9601356 Bower et al. Mar 2017 B2
9626908 Sakariya et al. Apr 2017 B2
9640715 Bower et al. May 2017 B2
9716082 Bower et al. Jul 2017 B2
9761754 Bower et al. Sep 2017 B2
9765934 Rogers et al. Sep 2017 B2
9865832 Bibl et al. Jan 2018 B2
9899432 Bower et al. Feb 2018 B2
9929053 Bower et al. Mar 2018 B2
10163945 Bower et al. Dec 2018 B2
10522575 Bower et al. Dec 2019 B2
10943931 Bower et al. Mar 2021 B2
20010015256 Yamazaki Aug 2001 A1
20020004300 Plat Jan 2002 A1
20020117728 Brosnihhan Aug 2002 A1
20030117369 Spitzer Jun 2003 A1
20030141570 Chen et al. Jul 2003 A1
20030148550 Volant Aug 2003 A1
20030153116 Carley Aug 2003 A1
20040048410 O'Brien Mar 2004 A1
20040121506 Gogoi Jun 2004 A1
20040166688 Xie Aug 2004 A1
20040188785 Cunningham Sep 2004 A1
20040200281 Kenny Oct 2004 A1
20040248344 Partridge Dec 2004 A1
20040256618 Imai Dec 2004 A1
20050019974 Lutz Jan 2005 A1
20050048687 Tatic-Lucic Mar 2005 A1
20050067633 Mushika Mar 2005 A1
20050148121 Yamazaki Jul 2005 A1
20050196933 Nunan Sep 2005 A1
20050253209 Lutz Nov 2005 A1
20050260783 Lutz Nov 2005 A1
20060003482 Chinthakindi Jan 2006 A1
20060063309 Sugiyama Mar 2006 A1
20060108652 Partridge May 2006 A1
20060121694 Tamura Jun 2006 A1
20060134825 DCamp Jun 2006 A1
20060205106 Fukuda Sep 2006 A1
20060214248 Nunan Sep 2006 A1
20060246631 Lutz Nov 2006 A1
20060270191 Tamura Nov 2006 A1
20070026636 Gogoi Feb 2007 A1
20070032089 Nuzzo et al. Feb 2007 A1
20070090474 Li Apr 2007 A1
20070161159 Yamazaki Jul 2007 A1
20070172976 Partridge Jul 2007 A1
20070181875 Yamazaki Aug 2007 A1
20070212875 Tsurume Sep 2007 A1
20070224832 Zurcher Sep 2007 A1
20070272992 Mori Nov 2007 A1
20070281381 Ayazi Dec 2007 A1
20080012126 Dozen Jan 2008 A1
20080108165 Lutz May 2008 A1
20080108171 Rogers et al. May 2008 A1
20090049911 Fukuda Feb 2009 A1
20090064785 Fukuda Mar 2009 A1
20090108381 Buchwalter Apr 2009 A1
20090199960 Nuzzo et al. Aug 2009 A1
20090275163 Lacey Nov 2009 A1
20090317931 Perruchot Dec 2009 A1
20090325335 Perruchot Dec 2009 A1
20100072561 Lee Mar 2010 A1
20100090302 Nguyen Hoang Apr 2010 A1
20100213607 Smeys Aug 2010 A1
20100276783 Cathey Nov 2010 A1
20100306993 Mayyas et al. Dec 2010 A1
20100314668 Ollier Dec 2010 A1
20130316487 de Graff et al. Nov 2013 A1
20140159043 Sakariya et al. Jun 2014 A1
20150028362 Chan et al. Jan 2015 A1
20150169011 Bibl et al. Jun 2015 A1
20160093600 Bower et al. Mar 2016 A1
20170133412 Bower et al. May 2017 A1
20170206845 Sakariya et al. Jul 2017 A1
20170338374 Zou et al. Nov 2017 A1
20180130829 Bower et al. May 2018 A1
20190088690 Bower et al. Mar 2019 A1
20200098796 Bower et al. Mar 2020 A1
Foreign Referenced Citations (1)
Number Date Country
WO-2006130721 Dec 2006 WO
Non-Patent Literature Citations (17)
Entry
Bower, C. A. et al., Micro-Transfer-Printing: Heterogeneous Integration of Microscale Semiconductor Devises using Elastomer Stamps, IEEE Conference, (2014).
Bower, C. A. et al., Transfer Printing: An Approach for Massively Parallel Assembly of Microscale Devices, IEEE, Electronic Components and Technology Conference, (2008).
Cok, R. S. et al., 60.3: AMOLED Displays Using Transfer-Printed Integrated Circuits, Society for Information Display, 10:902-904, (2010).
Cok, R. S. et al., Inorganic light-emitting diode displays using micro-transfer printing, Journal of the SID, 25(10):589-609, (2017).
Cok, R. S. et. al., AMOLED displays with transfer-printed integrated circuits, Journal of SID, 19(4):335--341, (2011).
Feng, X. et al., Competing Fracture in Kinetically Controlled Transfer Printing, Langmuir, 23(25):12555-12560, (2007).
Gent, A.N., Adhesion and Strength of Viscoelastic Solids. Is There a Relationship between Adhesion and Bulk Properties, American Chemical Society, Langmuir, 12(19):4492-4496, (1996).
Invitation to Pay Additional Fees and, Where Applicable, Protest Fee, International Application No. PCT/US2010/028844, dated Aug. 11, 2010, 6 pages.
Kim, Dae-Hyeong et al., Optimized Structural Designs for Stretchable Silicon Integrated Circuits, Small, 5(24):2841-2847, (2009).
Kim, Dae-Hyeong et al., Stretchable and Foldable Silicon Integrated Circuits, Science, 320:507-511, (2008).
Kim, S. et al., Microstructured elastomeric surfaces with reversible adhesion and examples of their use in deterministic assembly by transfer printing, PNAS, 107(40):17095-17100 (2010).
Kim, T. et al., Kinetically controlled, adhesiveless transfer printing using microstructured stamps, Applied Physics Letters, 94(11):113502-1-113502-3, (2009).
Meitl, M. A. et al., Transfer printing by kinetic control of adhesion to an elastomeric stamp, Nature Material, 5:33-38, (2006).
Michel, B. et al., Printing meets lithography: Soft approaches to high-resolution patterning, J. Res. & Dev. 45(5):697-708, (2001).
Notification Concerning Transmittal of International Preliminary Report on Patentability in corresponding PCT Application No. PCT/US2010/028844, dated Sep. 27, 2011, 15 pages.
Notification of Transmittal of the International Search Report and the Written Opinion of the International Searching Authority, or the Declaration, in corresponding PCT Application No. PCT/US2010/028844, dated Dec. 2, 2010, 24 pages.
Trindade, A.J. et al., Precision transfer printing of ultra-thin AlInGaN micron-size light-emitting diodes, Crown, pp. 217-218, (2012).
Related Publications (1)
Number Date Country
20210167100 A1 Jun 2021 US
Provisional Applications (1)
Number Date Country
61163535 Mar 2009 US
Continuations (7)
Number Date Country
Parent 16697104 Nov 2019 US
Child 17167945 US
Parent 16192751 Nov 2018 US
Child 16697104 US
Parent 15864813 Jan 2018 US
Child 16192751 US
Parent 15243228 Aug 2016 US
Child 15864813 US
Parent 14708893 May 2015 US
Child 15243228 US
Parent 14334179 Jul 2014 US
Child 14708893 US
Parent 12732868 Mar 2010 US
Child 14334179 US