1. Technical Field
The present disclosure relates to printed circuit boards (PCBs), and more particularly to a PCB and a layout method of the PCB.
2. Description of Related Art
PCBs are designed for coupling control chips to electronic devices in two alternative modes to transmit signals such as high-speed differential signals.
Referring to
Referring to
Referring to
Many aspects of the present disclosure can be better understood with reference to the following drawings. The components in the drawings are not necessarily drawn to scale, the emphasis instead being placed upon clearly illustrating the principles of the present embodiments. Moreover, in the drawings, like reference numerals designate corresponding parts throughout the several views.
The disclosure, including the accompanying drawings, is illustrated by way of examples and not by way of limitation. It should be noted that references to “an” or “one” embodiment in this disclosure are not necessarily to the same embodiment, and such references mean at least one.
Referring to
The first layout layer 24 includes a pair of first parallel conducting portions 25A, 25B, such as, a pair of solder pads.
The second layout layer 23 includes a pair of second parallel conducting portions 26A, 26B, a pair of third parallel conducting portions 27A, 27B, and a pair of fourth parallel conducting portions 28A, 28B, arranged on the second layout layer 23 in corresponding linear alignments. The third conducting portions 27A, 27B electrically connected to the first conducting portions 25A, 25B through the connecting portions 29A, 29B. The connecting portions 29A, 29B are a pair of vias or embedded vias.
For example, the first component 21 and the second component 22 can be capacitors or resistors. In this embodiment, the first component 21 and the second component 22 are alternating current (AC) coupling capacitors.
In a first coupling mode, the control chip 3 is electrically connected to the first conducting portions 25A, 25B and generates a pair of high-speed differential signals S3, S4. The high-speed signals S3, S4 are transmitted to the third conducting portions 27A, 27B through a pair of transmission lines (not labeled), the first conducting portions 25A, 25B, and the connecting portions 29A, 29B. The electronic device 4 is electrically connected to the second conducting portions 26A, 26B. Two ends of the first component 21 are electrically connected to the second conducting portion 26A and the third conducting portion 27A respectively. Two ends of the second component 22 are electrically connected to the second conducting portion 26B and third conducting portion 27B respectively. The high-speed signals S3, S4 are transmitted to the electronic device 4, passing through the first conducting portions 25A, 25B, the connecting portions 29A, 29B, the third conducting portions 27A, 27B, the first component 21, the second component 22, and the second conducting portions 26A, 26B.
Referring to
Referring to
In step S01, providing a PCB 2 with a first layout layer 24, and a second layout layer 23.
In step S02, a pair of first conducting portions 25A, 25B is positioned on the first layout layer 24 of the PCB 2 to electrically connected to a control chip.
In step S03, a pair of second conducting portions 26A, 26B, a pair of third conducting portions 27A, 27B, and a pair fourth conducting portions 28A, 28B are positioned on a second layout layer 23 of the PCB 2 in corresponding linear alignments.
In step S04, a pair of connecting portions 29A, 29B is electrically connected to the third conducting portions 27A, 27B and the first conducting portions 25A, 25B.
In step S05, in a first coupling mode, an electronic device 4 is electrically connected to the second conducting portions 26A, 26B, a first component 21 electrically connects the second conducting portion 26A to the third conducting portion 27A, and a second component 22 electrically connects the second conducting portion 26B to the third conducting portion 27B.
In step S06, in a second coupling mode, the electronic device 4 is electrically connected to the fourth conducting portions 28A, 28B, the first component 21 electrically connects the third conducting portion 27A to the fourth conducting portion 28A, and the second component 22 electrically connects the third conducting portion 27B to the fourth conducting portion 28B.
The PCB 2 layout allows the first component 21, the second component 22, and the electronic device 4 to be arranged in two different coupling modes. In this way, it is unnecessary for the PCB 2 to bear additional components to satisfy two alternative coupling positions.
Even though numerous characteristics and advantages of the disclosure have been set forth in the foregoing description, together with details of the structure and function of the disclosure, the disclosure is illustrative only, and changes may be made in detail, especially in the matters of shape, size, and arrangement of parts within the principles of the disclosure to the full extent indicated by the broad general meaning of the terms in which the appended claims are expressed.
Number | Date | Country | Kind |
---|---|---|---|
200810302746.2 | Jul 2008 | CN | national |
This present application is a continuation application of U.S. patent application, entitled “PRINTED CIRCUIT BOARD LAYOUT METHOD”, with application Ser. No. 12/329,614, filed on Dec. 7, 2008, which claims foreign priority based on Chinese Patent application No. 200810302746.2, filed in China on Jul. 15, 2008. The contents of the above-referenced applications are hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 12329614 | Dec 2008 | US |
Child | 13596066 | US |