D.L. Kwong, et al., silicided shallow junctio formation by ion implantation of impurity ions into silicide layers and subsequent drive-in, Jun. 1, 1997, pp. 5084-5088, J. Appl. Phys. 61 (11). |
R. Liu, et al., Formation of Shallow p+/n AND n+/p Junctions with CoSi2, pp. 446-462. |
Chih-Yuan Lu, et al., A Folded Extended Window MOSFET for ULSI Applications, Aug. 1988, pp. 388-390, IEEE Electron Device Letters, vol. 9, No. 8. |
W.T. Lynch, et al., Self-Aligned Contact Schemes For Source-Drains In Submicron Devices, 1987, pp. 354-357, IEEE. |
Shyam P. Muraka, Self-aligned silicides or metals for very large scale integrated circuit applications, Nov./Dec. 1986, pp. 1325-1331, J. Vac. Sci. Technol. B 4 (6). |
Eiji Nagasawa, et al., Mo- and Ti-Silicided Low-Resistance Shallow Junctions Formed Using the Ion Implantation Through Metal Technique, Mar. 1987, IEEE Transactions On Electron Devices, vol. Ed-34, No. 3. |
J.M. Poate, Silicide Formation, Thin Films—Interdiffusion and Reactions, pp. 359-405. |
Thomas E. Tang, et al., Titanium Nitride Local Interconnect Technology for VLSI, Mar. 1987, pp. 682-688, Electron Devices, vol. Ed-34, No. 3. |
R.D.J. Verhaar, et al., Self-aligned CoSi2 in a Submicron CMOS Process, pp. 229-232. |
Chinese Office Action dated Dec. 27, 2002, for corresponding Application No. 97182025.2 with English Translation. |
Patent Abstracts of Japan, for Publication No. 07003486A, published Jan. 6, 1995. |