Claims
- 1. A programmable resistance memory element, comprising:
a first dielectric material having a sidewall surface; a conductive layer formed over said sidewall surface; a second dielectric material formed over said conductive layer, wherein an edge of said conductive layer is exposed; a third dielectric material formed over said edge, said third dielectric material having a opening formed therethrough uncovering a portion of said edge; and a programmable resistance material disposed in said opening and in communication with said edge.
- 2. The memory element of claim 1, wherein said opening has a lateral dimension less than a photolithographic limit.
- 3. The memory element of claim 1, wherein said opening is a trench.
- 4. The memory element of claim 1, wherein said edge is annular.
- 5. The memory element of claim 1, wherein said edge is linear.
- 6. The memory element of claim 1, wherein said conductive layer is a sidewall layer.
- 7. The memory element of claim 1, wherein said conductive layer is a sidewall spacer or liner.
- 8. The memory element of claim 1, wherein said memory material is a phase-change material.
- 9. The memory element of claim 1, wherein said memory material comprises a chalcogen element.
- 10. A programmable resistance memory element, comprising:
a first layer of a conductive material; a second layer of a programmable resistance material, wherein an edge of said first layer is adjacent to an edge of said second layer.
- 11. The memory element of claim 10, wherein substantially all electrical communication between said conductive material and said programmable resistance material is through said edge of said first layer and said edge of said second layer.
- 12. The memory element of claim 10, wherein said first layer is a sidewall layer.
- 13. The memory element of claim 10, wherein said first layer is a conductive sidewall spacer or liner.
- 14. The memory element of claim 10, wherein programmable resistance memory material comprises a phase-change material.
- 15. The memory element of claim 10, wherein said programmable resistance memory material comprises a chalcogen.
- 16. A programmable resistance memory element, comprising:
a layer of a conductive material; a trench or pore of programmable resistance memory material adjacent to an edge of said layer of conductive material.
- 17. The memory element of claim 16, wherein substantially all electrical communication between said conductive material and said programmable resistance material is through said edge.
- 18. The memory element of claim 16, wherein said layer is a sidewall layer.
- 19. The memory element of claim 16, wherein said layer is a sidewall spacer or liner.
- 20. The memory element of claim 16, wherein programmable resistance memory material comprises a phase-change material.
- 21. The memory element of claim 16, wherein said programmable resistance memory material comprises a chalcogen.
RELATED APPLICATION INFORMATION
[0001] This application is a continuation-in-part of U.S. patent application Ser. No. 10/072,369 filed on Feb. 2, 2002. This application is also a continuation-in-part of U.S. patent application Ser. No. 09/955,408, filed on Sep. 19, 2001. This application is also a continuation-in-part of U.S. patent application Ser. No. 09/891,157, filed on Jun. 26, 2001. U.S. patent application Ser. Nos. 10/072,369, 09/955,408 and 09/891,157 are all hereby incorporated by reference herein.
Continuation in Parts (3)
|
Number |
Date |
Country |
Parent |
10072369 |
Feb 2002 |
US |
Child |
10308399 |
Dec 2002 |
US |
Parent |
09955408 |
Sep 2001 |
US |
Child |
10308399 |
Dec 2002 |
US |
Parent |
09891157 |
Jun 2001 |
US |
Child |
10308399 |
Dec 2002 |
US |