The present invention is directed to reactors and in particular reactors for processing objects with films such as semiconductor wafers.
During fabrication of semiconductor chips, wafers are processed in reactors which can accomplish various steps associated with the definition of the functionality of the semiconductor chip. Such reactors can, for example, perform deposition and etching processes through the use of various gases which are part of the fabrication process. During the etch process, by way of example, gaseous input materials as well as materials from the substrate being etched and combinations thereof can be deposited on the internal surface present in the reactor itself. Such surfaces include reactor walls, reactor electrodes, the reactor chuck and the like. Each processing tool, depending on the processing run, will have a regular scheduled down period during which the internal surfaces of the reactor will be cleaned and parts such as electrodes will be repaired and/or replaced.
The deposits which form on the various surfaces found in the reactor are known to have a detrimental effect to the fabrication of the semiconductor wafer product in the reactor. By way of example only, such deposits and layers on surfaces of the reactor can be thick and have poor reactor surface adhesion qualities. Additionally, the deposits or layers may not be very durable. All this potentially leads to the flaking or spaulding off of portions of the deposits or layers from the surfaces of the reactor. Such flaking or spaulding can interfere with the uniform processing of the surface of the wafer. For example, materials which flake or spauld from the surface of a reactor can redeposit on the surface of the wafer being processed, potentially damaging the functionality being fabricated on the wafer.
The present invention is directed to overcoming the problems associated with prior reactors. The present invention includes apparatus and method for ensuring that any materials that are deposited on the internal surfaces of the reactor are thin and more durable than those deposited by prior art reactors and that such deposits adhere more readily to the internal surfaces of the reactor.
Accordingly, it is an object of the invention to provide an apparatus and method which ensures that any layers or deposits on the internal surfaces of the reactor are thin, durable and adhere well to the surface of the reactor so that the deposits do not flake or spauld, potentially interfering with the process of defining the various layers which are being fabricated on a wafer.
It is to be understood that embodiments of the present invention can be used in the construction and fabrication of semiconductor chips as well as in the construction and fabrication of any other product. Such other products can include thin film read/write heads for a disk drive which requires the fabrication of circuitry on a substrate or which requires the fabrication of layers. Generally any construct having layers with features of submicron dimensions can benefit from the present invention.
Accordingly, it is another object of the present invention to provide reactor when the various surfaces of the reactor are heated to a temperature above that which would normally occur in the reactor in order to ensure that any materials deposited on the surface adhere well to the surface.
A further object of the present invention is to provide one or more electrodes, in particular the top electrode, of a reactor with a heater in order to ensure that the deposits and materials on the electrode adhere well to the electrode.
Still a further object of the invention is to provide the reactor with a reactor chamber and surfaces which are textured in order to encourage adherence of materials deposited thereon so that such materials do not flake or spauld off, interfering with the processing of a wafer.
In particular, it is an object of the present invention to provide an electrode and principally a top electrode of such a reactor with a textured surface in order to ensure that any material deposited thereon adheres to the reactor.
It is a further object of the present invention to provide a deposition shield which can be at least one of heated and/or textured in order to ensure that any materials deposited thereon adhere to the surface and do not flake or spauld off, potentially interfering with the processing of the substrate.
It is yet a further aspect of the present invention to coat the internal surfaces of the reactor with adhesion promoters which encourage the development of durable deposits which are less likely to flake or spauld and thus interfere with the processing of the work piece.
Further aspects and objects of the invention can be obtained from a review of the detailed description of the invention, the figures and the claims.
a, 3b, and 3c, are cross-sections of textured surfaces of embodiments of the invention.
Embodiment With a Heated Upper, Lower and Side Electrodes and Other Heated Surfaces:
Reactor embodiment of the present invention can include heated electrode, deposition shield and/or other surfaces. By way of example only,
In a preferred embodiment, where the electrode is made out of aluminum, the upper electrode (and/or the electrode opposite to the electrode or chuck holding a wafer to be processed) is preferably heated to a maximum temperature of about 300 to about 350 degrees C. With the upper electrode made of graphite or silicon, the maximum temperature is preferably about 400 to about 500 degrees C.
Without being so heated, in a typical etch reactor, the upper electrode would be floating at a maximum temperature of about 100 degrees C.
In a typical reactor, during the processing of a substrate such as a semiconductor wafer, reaction gases, materials from the wafer and combination thereof can be deposited on the various internal surface of the reactor and chamber, such as for example, the electrode. With the heated electrode of the above embodiment, the deposits are thinner, more adherent and more durable than is experienced when such reaction materials are deposited on non-heated surfaces. More particularly, when reactors and in particular etch reactor process substrate with platinum, the deposited layer on the electrode and other surfaces is more likely to be mostly platinum and not combinations of platinum with other gases such as chlorine and oxygen. Such other gases de-absorb or boil off from the surfaces in order to leave a more thin, durable and adhesive platinum layer. This layer accordingly sticks better to the surface of the electrode and does not easily flake or spauld off. Accordingly, there is less of a likelihood that any materials deposited on the electrode will flake off from the electrode and ruin the substrate being processed.
It has been found that by using heated upper electrodes, that there can be a reduction of seven-fold and even greater in the deposit thickness of materials on the upper eductor. A stronger interfaced between the surface and the deposit is also experienced.
The graph of
It is to be understood that although the above embodiment was discussed with respect to a heated upper electrode, that other surfaces present inside the reactor chamber can be also heated in order to accomplish the same benefit with respect to that surface. Further, it is to be understood that shields can be used to protect the electrode and other components, which shields are consumable and which shields can be heated and benefit from the present invention.
It is also to be understood that the present invention is most useful for etching non-volatile material such as, by way of example only, platinum (Pt), Iridium (Ir), barium strontium titanate (BST), lead zirconium titanate (PZT), bismuth strontium tantalate (SBT), Iridium Oxide (IrO2), Titanium Nitride (TiN), and other non-volatile materials.
Other heating techniques, such as through the use of lamps to heat electrode and surfaces can be employed in order to enjoy the benefit of the present invention.
Embodiment With a Textured Upper, Lower and Side Electrodes and Other Textured Surfaces:
In another preferred embodiment of the invention, the upper electrode and for that matter, other surfaces that are inside of the reaction chamber, can be textured such that layers that are deposited thereon have less likelihood of flaking or spaulding off, potentially contaminating the reaction. Such structures are particularly useful for etching non-volatile materials as described hereinabove. Such surface texturing promotes adhering of the deposits to the surface. Texturing can be as effective with capacitively coupled reactors. Further, inductively coupled reactors can also benefit from a texturing technique.
Texturing can take a variety of shapes and forms, both regular and irregular. The
Additionally, the embodiments shown in
With a relatively low aspect ratio, in other words, with the width much less than the depth, it can be expected that such a textured surface would be better able to capture any deposited material than a texture where the width between peaks is much greater than the depth. Additionally, a textured surface also increases the surface area upon which materials can be deposited and collected.
This embodiment with the textured surfaces as well as the embodiment with the heated electrode as indicated above prevent flaking, spaulding, delaminating, cracking and the accumulation of dust, all of which can interfere with the wafer fabrication process.
Embodiment With Pre-Coated Surfaces:
Another embodiment (
Additionally, the sidewalls of the reactor and in particular the sidewalls of the reactor liners can be provided with a matt finish which also promotes good chemical adhesion. A matt finish is defined as follows: General texturing of a surface to facilitate the adhesion of various materials. The matting is constructed in such a way as to maximize the surface area penetrated while minimizing spaulding of the deposited film.
As with the embodiments with the heated electrode and with the textured electrode, coating or pre-conditioning internal surfaces of the reactor chamber can prevent spaulding, flaking, and delaminating of any materials deposited on the surfaces, beneficially effecting the processing of semiconducting wafers or other substrates
The present invention advantageously uses heated and/or textured and/or pre-coated surfaces that are internal to a reactor chamber in order to ensure that materials deposited thereon adhere and do not flake, spauld or become delaminated, contaminating the process.
Other advantageous, objects and aspects of the invention can be obtained from a review of the figures and the claims.
It is to be understood that other embodiments of the invention can be developed and fall within the spirit and scope of the invention and claims. It is also to be understood that all the above embodiments described with respect to semiconductor processing can be utilized for other techniques and in other reactors where there is a requirement that materials deposited on non-workpiece surfaces adhere so that they do not delaminate and contaminate the process.
This application is a continuation of Ser. No. 09/453,842, filed Dec. 2, 1999. Cross-referenced and incorporated by reference are U.S. Patent Applications entitled A METHOD FOR MINIMIZING THE CRITICAL DIMENSION GROWTH OF A FEATURE ON A SEMICONDUCTOR WAFER filed on Nov. 19, 1997, and with Ser. No. 08/974,089, issued Apr. 4, 2000 as U.S. Pat. No. 6,046,116; and U.S. Patent Application entitled PLASMA REACTOR WITH A DEPOSITION SHIELD, filed on Dec. 5, 1997, and with Ser. No. 08/985,730, now abandoned; and U.S. Patent Application entitled PLASMA REACTOR WITH A DEPOSITION SHIELD filed on Dec. 1, 1998, and with Ser. No. 09/204,020, issued Dec. 28, 1999 as U.S. Pat. No. 6,006,694.
Number | Name | Date | Kind |
---|---|---|---|
3514391 | Hablanian et al. | May 1970 | A |
4033287 | Alexander, Jr. et al. | Jul 1977 | A |
4208241 | Harshbarger et al. | Jun 1980 | A |
4457359 | Holden | Jul 1984 | A |
4508161 | Holden | Apr 1985 | A |
4512391 | Harra | Apr 1985 | A |
4535834 | Turner | Aug 1985 | A |
4542298 | Holden | Sep 1985 | A |
4680061 | Lamont, Jr. | Jul 1987 | A |
4743570 | Lamont, Jr. | May 1988 | A |
5031571 | Igarashi et al. | Jul 1991 | A |
5272417 | Ohmi | Dec 1993 | A |
5277751 | Ogle | Jan 1994 | A |
5362350 | Yanagida | Nov 1994 | A |
5445709 | Kojima et al. | Aug 1995 | A |
5556501 | Collins et al. | Sep 1996 | A |
5628869 | Mallon | May 1997 | A |
5661093 | Ravi | Aug 1997 | A |
5708557 | Feigenbaum et al. | Jan 1998 | A |
5753566 | Hwang | May 1998 | A |
5800618 | Niori et al. | Sep 1998 | A |
5800619 | Holland et al. | Sep 1998 | A |
5804046 | Sawada et al. | Sep 1998 | A |
5814154 | Boitnott | Sep 1998 | A |
5820947 | Itoh | Oct 1998 | A |
5833752 | Martin | Nov 1998 | A |
5837057 | Koyama et al. | Nov 1998 | A |
5874704 | Gates | Feb 1999 | A |
5876504 | Fuji et al. | Mar 1999 | A |
5904487 | Conboy et al. | May 1999 | A |
6001432 | Yamazaki et al. | Dec 1999 | A |
6007673 | Kugo et al. | Dec 1999 | A |
6046116 | DeOrnellas et al. | Apr 2000 | A |
6070550 | Ravi | Jun 2000 | A |
6071573 | Koemtzopoulos et al. | Jun 2000 | A |
6214740 | Imai et al. | Apr 2001 | B1 |
Number | Date | Country |
---|---|---|
07130712 | May 1995 | JP |
WO 9727622 | Jul 1997 | WO |
WO 9925568 | May 1999 | WO |
Number | Date | Country | |
---|---|---|---|
20020036064 A1 | Mar 2002 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 09453842 | Dec 1999 | US |
Child | 09888365 | US |