Claims
- 1. A memory device comprising:
- an array of memory cells addressable by rows and columns;
- random access port circuits for accessing memory cells in said array on a random basis responsive to received control signals and row and column address signals; and
- serial access port circuits for accessing memory cells in said array on a plural-bit serial basis responsive to received control signals and to row and column address signals, said serial access port circuits including data register circuits having plural bit positions for transferring data in parallel to and from said array and including serial input/output buffer circuits communicating data between an associated serial input/output terminal and said data register circuits, said serial access port circuits including pointer circuits connected between said data register circuits and said buffer circuits, said pointer circuits pointing to sequential bit positions in said data register circuits for connection of sequential bits to said buffer circuits.
- 2. The device of claim 1 in which said pointer circuits include a counter-decoder set to a start bit position, and said counter-decoder is toggled by an external clock signal to increment on each serial cycle.
- 3. A process of writing data from a data processing unit to an array of a memory device having a random access port and a serial access port, said process comprising the steps of:
- transferring data from said data processing unit to a register, in said device and separate from said array, through said random access port; and
- writing said data in said register to randomly accessed locations in said array responsive to random access address signals produced by said data processing unit.
- 4. The process of claim 3 including writing said data to plural locations in sequential random address access cycles.
- 5. A memory device comprising:
- an array of memory cells addressable by rows and columns;
- random access port circuits for accessing memory cells in said array on a random basis in response to received control signals and row and column address signals;
- serial access port circuits for accessing memory cells in said array on a plural-bit serial basis in response to received control signals and row and column addresses of said memory cells; and
- special function logic circuits controlling said random address port circuits in accessing said memory cells, said special function logic circuits including at least one special function pin receiving a special function signal indicating a special function to be performed in randomly accessing said memory cells.
- 6. The device of claim 5 in which said special function logic circuits decode said special function from said special function signal and said control signals to effect special functions including mask write, block write, and color register write.
Parent Case Info
This is a continuation of application Ser. No. 08/004,818, filed Jan. 15, 1993, now U.S. Pat. No. 5,590,083; which is a division of application Ser. No. 07/734,028, filed Jul. 22, 1991, now U.S. Pat. No. 5,195,056; which is a continuation of application Ser. No. 07/388,783, filed Aug. 2, 1989, now abandoned; which is a continuation of application Ser. No. 07/081,926, filed Aug. 5, 1987, now U.S. Pat. No. 4,961,171; which is a continuation-in-part of application Ser. No. 53,200, filed May 21, 1987, now U.S. Pat. No. 4,817,058 issued to Raymond Pinkham and assigned to Texas Instruments Incorporated.
US Referenced Citations (12)
Foreign Referenced Citations (5)
Number |
Date |
Country |
59-192285 |
Oct 1984 |
JPX |
60-67989 |
Apr 1985 |
JPX |
60-76790 |
May 1985 |
JPX |
61-75390 |
Apr 1986 |
JPX |
61-130985 |
Jun 1986 |
JPX |
Non-Patent Literature Citations (1)
Entry |
*Preliminary Target Spec. HM 53462--Oct. 12, 1915*, Jun. 7, 1985 Rev. 1--Hitachi Semiconductor and Integrated Circuit Division. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
734028 |
Jul 1991 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
04818 |
Jan 1993 |
|
Parent |
388783 |
Aug 1989 |
|
Parent |
81926 |
Aug 1987 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
53200 |
May 1987 |
|