Claims
- 1. An electronic structure, comprising:a chip carrier having an elastic modulus of at least about 3×105 psi, wherein there is no stiffener ring coupled to a peripheral portion of the chip carrier; and a semiconductor chip coupled to a central portion of the chip carrier, wherein the peripheral portion of the chip carrier is essentially exposed.
- 2. The electronic structure of claim 1, wherein the semiconductor chip has a coefficient of thermal expansion (CTE) of C1, wherein the chip carrier has a CTE of C2, wherein C2>C1, and wherein the chip carrier is able to undergo natural flexing in response to thermal stresses caused by a difference between C2 and C1.
- 3. The electronic structure of claim 2, wherein the chip carrier is under the thermal stresses caused by the difference between C2 and C1, and wherein the chip carrier is in a state of natural flexure.
- 4. The electronic structure of claim 3, wherein the chip carrier is at a temperature in a range of about 21° C. to about −40° C., and wherein a maximum thermally induced displacement of a surface of the chip carrier is at least about 25% less than if the stiffener ring were coupled to the peripheral portion of the chip carrier.
- 5. The electronic structure of claim 1, wherein the chip carrier includes an epoxy based material.
- 6. The electronic structure of claim 1, wherein the chip carrier includes a material selected from the group consisting of bismalimide-triazine (BT)-Epoxy/Glass, a cyanate ester resin, cyanate ester-epoxy-ePTFE, and combinations thereof.
- 7. The electronic structure of claim 1, wherein the chip carrier has an isotropic coefficient of thermal expansion (CTE) at a temperature above the glass transition temperature (GTT) of the chip carrier.
- 8. The electronic structure of claim 7, wherein the chip carrier is at a temperature that is above the GTT.
- 9. The electronic structure of claim 1, further comprising conductive wiring on a surface of the chip carrier, wherein the surface is selected from the group consisting of a top surface, a bottom surface, and a combination thereof, and wherein the conductive wiring is better able to maintain its structural integrity under a thermally induced displacement of the chip carrier than if the stiffener ring were present.
- 10. A method of forming an electronic structure, comprising:providing a chip carrier having an elastic modulus of at least about 3×105 psi, wherein there is no stiffener ring coupled to a peripheral portion of the chip carrier; and coupling a semiconductor chip to a central portion of the chip carrier, wherein the peripheral portion of the chip carrier is essentially exposed.
- 11. The method of claim 10, wherein the semiconductor chip has a coefficient of thermal expansion (CTE) of C1, wherein the chip carrier has a CTE of C2, wherein C2>C1, and wherein the chip carrier is able to undergo natural flexing in response to thermal stresses caused by a difference between C2 and C1.
- 12. The method of claim 11, further comprising subjecting the chip carrier to,the thermal stresses caused by the difference between C2 and C1, resulting in natural flexing of the chip carrier.
- 13. The method of claim 12, wherein subjecting the chip carrier to the thermal stresses caused by the difference between C2 and C1, includes subjecting the chip carrier to a temperature in a range of about 21° C. to about −40° C, resulting in a surface of the chip carrier being maximally displaced by at least about 25% less than if the stiffener ring were coupled to the peripheral portion of the chip carrier.
- 14. The method of claim 10, wherein the chip carrier includes an epoxy based material.
- 15. The method of claim 10, wherein the chip carrier includes a material selected from the group consisting of bismalimide-triazine (BT)-Epoxy/Glass, a cyanate ester resin, cyanate ester-epoxy-ePTFE, and combinations thereof.
- 16. The method of claim 10, wherein the chip carrier has an isotropic coefficient of thermal expansion (CTE) at a temperature above the glass transition temperature (GTT) of the chip carrier.
- 17. The method of claim 16, further comprising subjecting the chip carrier to a temperature that is above the GTT.
- 18. The method of claim 10, further comprising forming conductive wiring on a surface of the chip carrier, wherein the surface is selected from the group consisting of a top surface, a bottom surface, and a combination thereof, and wherein the conductive wiring is better able to maintain its structural integrity under a thermally induced displacement of the chip carrier than if the stiffener ring were present.
Parent Case Info
The present patent application is a continuation-in-part of copending U.S. patent application Ser. No. 09/503,395, filed Feb. 14, 2000 and entitled “Surface Metal Balancing To Reduce Chip Carrier Flexing.”
US Referenced Citations (9)
Non-Patent Literature Citations (1)
Entry |
Multi-Layer Substrate with Low Coefficient of Thermal Expansion, Nakamura et al., 2000 International Symposium on Mircroelect, pp. 235-240. No Date. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/503395 |
Feb 2000 |
US |
Child |
09/691935 |
|
US |