Claims
- 1. A method of manufacturing a semiconductor device comprising a multi-layer metallization system having reduced variation of vertical capacitance, which method comprises the sequential steps of:(a) providing a substrate comprising a laterally extending surface having a plurality of spaced apart, electrically conductive features formed thereon, said plurality of features including relatively narrow and relatively wide features with relatively narrow and relatively wide spaces between adjacent features; (b) forming a first, blanket layer of a low dielectric constant (“low k”) material over said substrate surface, said blanket layer filling the spaces between adjacent features and covering said features, the thickness of said blanket layer varying over said laterally extending surface and including thinner, recessed portions in the relatively wide spaces between adjacent features and thicker, non-recessed portions; (c) selectively forming a layer of an etch-resistant mask material over the thinner, recessed portions of said blanket layer; (d) selectively etching the thicker, non-recessed portions of said blanket layer of first, low k material exposed by said layer of mask material to substantially planarize the surface thereof; (e) removing the layer of etch-resistant mask material; (f) successively forming a relatively thinner layer of a second, oxide-based dielectric material and a relatively thicker layer of a third, low k material on the planarized surface of said layer of first, low k material; and (g) forming at least one via extending through said second and third dielectric material layers by an etching process.
- 2. The method as in claim 1, wherein step (g) comprises forming said at least one via as a borderless via for electrically contacting a said relatively narrow feature by an etching process, wherein the second, oxide-based dielectric material layer is etched at a rate substantially lower than the rate of etching of the third, low k layer, whereby the second dielectric layer functions as a partial etch stop or moderating layer preventing over-etching of the borderless via.
- 3. The method as in claim 1, wherein step (a) comprises providing a semiconductor wafer substrate having a dielectric layer formed thereon and comprising said laterally extending surface, and said plurality of electrically conductive features comprise electrical contact areas, interlevel metallization, and/or interconnection routing of at least one active device region or component formed on or within said semiconductor wafer.
- 4. The method as in claim 3, wherein said semiconductor wafer substrate comprises silicon or gallium arsenide.
- 5. The method as in claim 1, wherein step (b) comprises forming said blanket layer of a first, low k material from the group consisting of hydrogen silsesquioxane (HSQ), benzocyclobutene (BCB), polytetrafluoroethylene (TEFLON™), parylene, and polyimide.
- 6. The method as in claim 1, wherein step (c) comprises forming a patterned layer of a photoresist material.
- 7. The method as in claim 1, wherein step (d) comprises wet or dry etching of said blanket layer of first, low k material.
- 8. The method as in claim 1, wherein step (f) comprises successively forming a relatively thin, second dielectric material layer comprising a silicon oxide layer and a relatively thicker layer of a third, low k material.
- 9. The method as in claim 8, wherein said third, low k material comprises a material selected from the group consisting of hydrogen silsesquioxane (HSQ), benzocyclobutene (BCB), polytetrafluoroethylene (TEFLON™), parylene, and polyimide.
- 10. The method as in claim 9, wherein step (g) comprises forming said at least one via by preferentially etching said layer of third dielectric material.
- 11. The method as in claim 1, comprising the further step (h) of filling said at least one via with a plug of an electrically conductive material.
- 12. A method of manufacturing a semiconductor device comprising a multi-layer metallization system having reduced variation of vertical capacitance, which method comprises the sequential steps of:(a) providing a silicon wafer substrate having a laterally extending major surface with a dielectric layer formed thereon, with a plurality of spaced-apart, electrically conductive features formed in or on a surface of said dielectric layer for providing electrical contact areas, interlevel metallization, and/or interconnection routing of at least one active device region or component formed on or within said wafer substrate, said plurality of conductive features including relatively narrow and relatively wide features with relatively narrow and relatively wide spaces between adjacent features; (b) forming a blanket layer of a first, low k material filling the spaces between adjacent features and covering said features, the thickness of said blanket layer varying over the laterally extending surface of said wafer substrate and including thinner, recessed portions in the relatively wide spaces between adjacent features and non-recessed portions; (c) selectively forming a layer of an etch-resistant mask material over said recessed portions of said blanket layer; (d) selectively etching said thicker, non-recessed portions of said blanket layer of first low k material, thereby substantially planarizing the surface thereof; (e) removing said layer of etch-resistant mask material; (f) successively forming a relatively thinner layer of a second, oxide-based dielectric material and a relatively thicker layer of a third, tow k material on said planarized surface of said layer of first, low k material; (g) forming at feast one via extending through said second and third dielectric layers by means of an etching process wherein said layer of third, low k material is etched at a substantially greater rate than said layer of second dielectric material, thereby preventing or substantially reducing, over-etching of sail at least one via; and (h) filling said at least one via with a plug of an electrically conductive material.
- 13. The method as in claim 12, wherein step (f) comprises forming a relatively thinner, second dielectric material layer comprising a silicon oxide-based layer and a relatively thicker, third, low k layer.
- 14. The method as in claim 13, wherein step (g) comprises forming said at least one via as a borderless via for electrically contacting a said relatively narrow feature.
RELATED APPLICATIONS
This application claims priority from Provisional Application Ser. No. 60/149,427 filed on Aug. 18, 1999 entitled: “REVERSE MASK AND OXIDE LAYER DEPOSITION FOR REDUCTION OF VERTICAL CAPACITANCE VARIATION IN MULTI-LAYER METALLIZATION SYSTEMS”, the entire disclosure of which is hereby incorporated by reference therein.
This application contains subject matter similar to subject matter disclosed in co-pending U.S. patent application Ser. No. 09/639,813, filed on Aug. 17, 2000.
US Referenced Citations (18)
Foreign Referenced Citations (1)
Number |
Date |
Country |
2000223573 |
Aug 2000 |
JP |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/149427 |
Aug 1999 |
US |