Claims
- 1. A semiconductor circuit, comprising:
- a semiconductor substrate;
- a heat dissipating element formed over a first surface of said substrate with a second opposing surface of said substrate having a recess disposed therein, and disposed substantially under said heat dissipating element;
- a continuous, substantially uniform conductive layer disposed over said second opposing surface of said substrate and having portions thereof substantially filling the recess provided in said substrate; and
- a via hole disposed through said substrate having a conductive material disposed therein, said conductive material further disposed in electrical contact between said continuous, substantially uniform conductive layer disposed over said second opposing surface of said substrate and a conductive layer disposed on the first surface of said substrate.
- 2. The semiconductor circuit as recited in claim 1 wherein said heat dissipating element is a transistor.
- 3. The semiconductor circuit as recited in claim 2 wherein the transistor comprises:
- an active, semiconductor region having a predetermined dopant concentration disposed over the first surface of said substrate;
- at least one drain contact disposed over the active region in ohmic contact with said region;
- at least one source contact disposed over the active region in ohmic contact with said region; and
- at least one gate contact disposed in Schottky-barrier contact with said region.
- 4. A semiconductor circuit, comprising:
- a semi-insulating substrate having first and second, opposing surfaces;
- a transistor supported by said first surface of said substrate comprising:
- an active semiconductor region having a predetermined dopant concentration supported by the substrate;
- at least one drain contact disposed over the active region in ohmic contact with said region;
- at least one source contact disposed over the active region in ohmic contact with said region; and
- at least one gate contact disposed in Schottky-barrier contact with said region;
- said substrate having a recess disposed partially through the second opposing surface of said substrate, in a region of said substrate substantially underlying said transistor; and
- a continuous, substantially uniform conductive layer disposed over said second opposing surface of said substrate, having portions thereof disposed in the recess provided in said substrate, with said portions disposed in the recess further disposed in electrical contact only with the semi-insulating substrate.
- 5. The semiconductor circuit as recited in claim 4 wherein said substrate has a via hole disposed through said substrate having a conductive material disposed therein, said conductive material further disposed in electrical contact between said continuous, substantially uniform conductive layer disposed over said second opposing surface of said substrate and the source contact disposed over said active region.
- 6. The circuit recited in claim 4 wherein the continuous, substantially uniform conductive layer disposed over the second opposing surface of said substrate has portions thereof substantially filling the recess.
Parent Case Info
This application is a divisional application of Ser. No. 044,685, filed May 1, 1987.
Government Interests
The Government has rights in this invention pursuant to Contract No. F33615-84-C-1536 awarded by the Department of the Air Force.
US Referenced Citations (14)
Foreign Referenced Citations (3)
Number |
Date |
Country |
62-128179 |
Jun 1987 |
JPX |
62-268147 |
Nov 1987 |
JPX |
2046514 |
Nov 1980 |
GBX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
44685 |
May 1987 |
|