Selective deposition using hydrolysis

Information

  • Patent Grant
  • 11404275
  • Patent Number
    11,404,275
  • Date Filed
    Friday, March 1, 2019
    5 years ago
  • Date Issued
    Tuesday, August 2, 2022
    2 years ago
Abstract
Methods and apparatuses for selective deposition of metal oxides on metal surfaces relative to dielectric surfaces are provided. Selective deposition is achieved by exposing metal and dielectric surfaces to a blocking reagent capable of forming a hydrolyzable bond with metal while forming a non hydrolyzable bond with the dielectric, and dipping the surfaces in water to cleave the hydrolyzable bond and leave a blocked surface on the dielectric surface, followed by depositing metal oxide selectively on the metal surface relative to the dielectric surface. Blocking reagents are deposited by wet or dry techniques and may include an alkylaminosilane or alkylchlorosilane as examples.
Description
INCORPORATION BY REFERENCE

A Request Form is filed concurrently with this specification as part of the present application. Each application that the present application claims benefit of or priority to as identified in the concurrently filed Request Form is incorporated by reference herein in their entireties and for all purposes.


BACKGROUND

Semiconductor device fabrication includes fabrication of microprocessors, logic, and memory devices. Such devices may be fabricated using a variety of techniques, including self-aligned patterning such as double patterning or quad patterning, gapfill processes, and other techniques. Some processes involve formation of structures that include silicon oxide and metal, such as copper. Conventional techniques for forming such structures may be limited.


SUMMARY

Provided are methods of processing substrates. One aspect involves a method of selectively depositing metal oxide on an exposed metal surface relative to a dielectric material on a substrate, the method including: (a) providing the substrate including the dielectric material and the exposed metal surface; (b) prior to depositing the metal oxide, exposing the substrate to a blocking reagent to non-selectively adsorb the blocking reagent onto both the dielectric material and the exposed metal surface; (c) after exposing the substrate to the blocking reagent and prior to depositing the metal oxide, selectively removing the blocking reagent from the exposed metal surface; and (d) selectively depositing the metal oxide on the exposed metal surface relative to the dielectric material on the substrate.


In various embodiments, selectively removing the blocking reagent is performed by contacting the substrate with water. In some embodiments, selectively removing the blocking reagent is performed by dipping the substrate in water.


In various embodiments, the blocking reagent is a silicon amide.


In various embodiments, the blocking reagent is an alkylchlorosilane. An example alkylchlorosilane has a chemical structure of ClxSi([CH3(CH2)y])(4-x), where x is an integer between and including 1 and 3, and y is an integer greater than or equal to 1.


In various embodiments, the blocking reagent is an alkylaminosilane. An example alkylaminosilane has a chemical structure of [(CH3)xN]xSi([CH3(CH2)y])(4-x), where x is an integer between and including 1 and 3, and y is an integer greater than or equal to 1.


In various embodiments, the blocking reagent is provided in an aprotic polar solvent.


The blocking reagent may form a hydrolyzable bond with the exposed metal surface but does not form a hydrolyzable bond with the dielectric material.


The substrate may be exposed to the blocking reagent by dipping the substrate in a wet solution of the blocking reagent. In some embodiments, the substrate is exposed to the blocking reagent at a temperature between about 25° C. and about 100° C.


In some embodiments, the substrate is exposed to the blocking reagent at a temperature between about 60° C. and about 100° C.


In various embodiments, the substrate is exposed to the blocking reagent by introducing the blocking reagent in vapor phase. In some embodiments, the substrate is exposed to the blocking reagent at a temperature between about 100° C. and about 300° C.


In some embodiments, the substrate is exposed to the blocking reagent at a temperature between about 200° C. and about 250° C.


In various embodiments, the substrate is exposed to the blocking reagent for a duration between about 10 seconds and about 60 seconds.


In various embodiments, selectively removing the blocking reagent the substrate is performed at room temperature.


Selectively removing the blocking reagent the substrate may selectively hydrolyze bonds between the blocking reagent and the exposed metal surface.


In various embodiments, the metal oxide deposited is alumina.


In various embodiments, the metal oxide is selectively deposited on the exposed metal surface relative to the dielectric material using atomic layer deposition.


In various embodiments, the exposed metal surface comprises a metal selected from the group consisting of tungsten, titanium, and aluminum.


In various embodiments, the dielectric material comprises silicon. In some embodiments, the dielectric material is selected from the group consisting of silicon oxide, silicon nitride, carbon doped silicon oxide.


In various embodiments, the substrate is patterned.


In various embodiments, the hydrolyzing results in the exposed metal surface having a hydrogen terminated and/or hydroxyl terminated surface.


Another aspect involves a method of selectively depositing metal oxide on an exposed metal surface relative to a dielectric material on a substrate, the method including: (a) providing the substrate including the dielectric material and the exposed metal surface; (b) prior to depositing the metal oxide, exposing the substrate to a blocking reagent to non-selectively adsorb the blocking reagent onto both the dielectric material and the exposed metal surface; (c) after exposing the substrate to the blocking reagent and prior to depositing the metal oxide, contacting substrate with water to selectively remove the blocking reagent from the exposed metal surface; and (d) selectively depositing the metal oxide on the exposed metal surface relative to the dielectric material on the substrate.


These and other aspects are described further below with reference to the drawings.





BRIEF DESCRIPTION OF THE DRAWINGS


FIG. 1 is a process flow diagram depicting operations for performing a method.



FIGS. 2A-2E are schematic diagrams of an example of a mechanism for selectively depositing material on an exposed metal surface relative to a dielectric surface in accordance with certain disclosed embodiments.



FIG. 3 is a timing sequence diagram showing an example of cycles in a method in accordance with certain disclosed embodiments.



FIG. 4 is a schematic diagram of an example process chamber for performing disclosed embodiments.



FIG. 5 is a schematic diagram of an example process tool for performing disclosed embodiments.



FIG. 6A is a graph depicting thickness of film deposited over particular numbers of ALD cycles for deposition on a tungsten surface and a silicon oxide surface.



FIG. 6B is a graph depicting thickness of film deposited over particular numbers of ALD cycles for deposition on a tungsten surface and a silicon oxide surface exposed to dimethyldichlorosilane.



FIG. 7 is a graph depicting thickness of film deposited over particular numbers of ALD cycles for deposition on a tungsten surface and a silicon oxide surface exposed to dimethyldichlorosilane and washed with water in accordance with certain disclosed embodiments.





DETAILED DESCRIPTION

In the following description, numerous specific details are set forth to provide a thorough understanding of the presented embodiments. The disclosed embodiments may be practiced without some or all of these specific details. In other instances, well-known process operations have not been described in detail to not unnecessarily obscure the disclosed embodiments. While the disclosed embodiments will be described in conjunction with the specific embodiments, it will be understood that it is not intended to limit the disclosed embodiments.


Semiconductor manufacturing processes often involve deposition and etching of various materials in a patterning scheme to form specific types of semiconductor devices. Selective deposition of metal oxide films on a dielectric surface in the presence of a metal surface can be achieved, such as by depositing aluminum oxide by atomic layer deposition (ALD) on silicon oxide in the presence of a copper surface. However, the opposite process of selectively depositing a dielectric by ALD on a metal surface in the presence of a silicon oxide surface faces challenges—in particular, the lack of selective inhibitor molecules shifts techniques to other masking techniques rather than using selective deposition techniques. For example, selectively depositing aluminum oxide by ALD on a copper surface in the presence of an exposed silicon oxide surface can be challenging.


Provided herein are methods of selectively depositing material on a metal surface relative to a dielectric surface. Certain disclosed embodiments involve utilizing the reactivity of a metal-oxygen-silicon (M—O—Si) bond versus a silicon-oxygen-silicon (Si—O—Si) bond in water to achieve selective removal of a blocking reagent from a metal surface while blocking reagent remains on a dielectric surface. Certain disclosed embodiments may be particularly suitable for selectively depositing dielectric on metal relative to dielectric surfaces.


For example, disclosed embodiments may involve depositing silicon oxide (e.g., SiO2), silicon nitride (SiN), carbon-doped silicon nitride, aluminum oxide (Al2O3), silicon oxycarbides, silicon carbonitrides, and silicon oxycarbonitrides on metal-containing surfaces such as metal surfaces or metal alloy surfaces. Example metals include tungsten, titanium, aluminum, and copper. A non-limiting example of a silicon oxycarbide is a silicon oxycarbide having the chemical formula SiOxCy where 2x+4y=4 (x and y need not be integers). A non-limiting example of a silicon carbonitride is a silicon carbonitride having the chemical formula SiCaNb where 4a+3b=4 (x and y need not be integers). A non-limiting example of a silicon oxycarbonitride is a silicon oxycarbonitride having the chemical formula SiOiCjNk where 2i+4j+3k=4.


Techniques described herein may involve thermal atomic layer deposition (ALD) and/or plasma-enhanced atomic layer deposition (PEALD). That is, in various embodiments, the reaction between a silicon-containing precursor and an oxidizing agent to form silicon oxide is performed.


ALD is a technique that deposits thin layers of material using sequential self-limiting reactions. Typically, an ALD cycle includes operations to deliver and adsorb at least one reactant to the substrate surface, and then react the adsorbed reactant with one or more reactants to form the partial layer of film. As an example, a silicon oxide deposition cycle may include the following operations: (i) delivery/adsorption of a silicon-containing precursor, (ii) purging of the silicon precursor from the chamber, (iii) delivery of an oxygen-containing reactant or oxygen-containing gas, and (iv) purging of the oxygen-containing reactant from the chamber. In a PEALD process, delivery of the oxygen-containing reactant may be accompanied by generation of a plasma in the oxygen-containing reactant environment.


Unlike a chemical vapor deposition (CVD) technique, ALD processes use surface-mediated deposition reactions to deposit films on a layer-by-layer basis. In one example of an ALD process, a substrate surface that includes a population of surface active sites is exposed to a gas phase distribution of a first precursor, such as a silicon-containing precursor, in a dose provided to a chamber housing a substrate. Molecules of this first precursor are adsorbed onto the substrate surface, including chemisorbed species and/or physisorbed molecules of the first precursor. It should be understood that when the compound is adsorbed onto the substrate surface as described herein, the adsorbed layer may include the compound as well as derivatives of the compound. For example, an adsorbed layer of a silicon-containing precursor may include the silicon-containing precursor as well as derivatives of the silicon-containing precursor. After a first precursor dose, the chamber is then evacuated to remove most or all of first precursor remaining in gas phase so that mostly or only the adsorbed species remain. In some implementations, the chamber may not be fully evacuated. For example, the chamber may be evacuated such that the partial pressure of the first precursor in gas phase is sufficiently low to mitigate a reaction. A second reactant, such as an oxygen-containing reactant, is introduced to the chamber so that some of these molecules react with the first precursor adsorbed on the surface. In some processes, the second reactant reacts immediately with the adsorbed first precursor. The chamber may then be evacuated again to remove unbound second reactant molecules. As described above, in some embodiments the chamber may not be completely evacuated. Additional ALD cycles may be used to build film thickness.


In certain embodiments, an ALD first precursor dose partially saturates the substrate surface. In some embodiments, the dose phase of an ALD cycle concludes before the precursor contacts the substrate to evenly saturate the surface. Typically, the precursor flow is turned off or diverted at this point, and only purge gas flows. By operating in this sub-saturation regime, the ALD process reduces the cycle time and increases throughput. However, because precursor adsorption is not saturation limited, the adsorbed precursor concentration may vary slightly across the substrate surface. Examples of ALD processes operating in the sub-saturation regime are provided in U.S. patent application Ser. No. 14/061,587 (now U.S. Pat. No. 9,355,839), filed Oct. 23, 2013, titled “SUB-SATURATED ATOMIC LAYER DEPOSITION AND CONFORMAL FILM DEPOSITION,” which is incorporated herein by reference in its entirety.


As described, in some implementations, the ALD methods include plasma activation. As described herein, the ALD methods and apparatuses described herein may be conformal film deposition (CFD) methods, which are described generally in U.S. patent application Ser. No. 13/084,399 (now U.S. Pat. No. 8,728,956), filed Apr. 11, 2011, and titled “PLASMA ACTIVATED CONFORMAL FILM DEPOSITION,” and in U.S. patent application Ser. No. 13/084,305, filed Apr. 11, 2011, and titled “SILICON NITRIDE FILMS AND METHODS,” which are herein incorporated by reference in their entireties.


Selective blocking of one surface relative to another can be achieved using a two-step process. The first operation is non-selective adsorption of an inhibitor molecule. The second operation is selective removal of the inhibitor molecule from one surface via a wet etch using pure water or another hydrolyzing agent which hydrolyzes the chemical bond attaching the inhibitor molecule to one surface and not the other. This method may be performed such that one surface is silicon-based and the other is metal-based. The deposition method to be used after net-inhibition may be atomic layer deposition of a metal oxide film.


Selective deposition of metal oxide films on a dielectric surface in the presence of a metal surface may be performed using deposition of ALD alumina on a dielectric such as silicon oxide in the presence of a tungsten or copper or other metal surface. However, inhibitors used in selective deposition to deposit on dielectric may not be selective to the metal surface due to the hydroxyl termination found on typical dielectric surfaces.


Certain disclosed embodiments involve the opposite; selective deposition of ALD alumina on a tungsten or copper or other metal surface in the presence of a dielectric surface.


Some ALD dielectric deposition involves a metal organic precursor (tri-methyl-aluminum or tetrakis (dimethylamido) zirconium for example) and water to deposit a film. An ALD cycle may include an exposure of the metal organic precursor to the surface where native hydroxyls or oxide species react with the precursor to form surface-oxygen-metal bonds displacing one of the metal organic ligands as either an amine (e.g. HN(CH3)2) or as a hydrocarbon (e.g. CH4). A method to block deposition on a surface is to eliminate these reactive hydroxyls/oxides (surface-OH or surface=O) and replace them with hydrocarbon termination (surface —CxHy). Regents such as silicon amides (e.g. Si(CH3)3(NMe2)) readily perform this reaction but are non-selective.


One solution to this problem of non-selectivity is to eliminate the oxides on the metal surface via reduction such as described elsewhere herein. This method involves selective deposition on the dielectric and not on the metal.


To achieve selective deposition on the metal and not on the dielectric, one embodiment involves non-selectively reacting alkylation reagents such as silicon amides to both dielectric and metal surfaces and then selectively removing the reagent to form the metal surface using water. Water readily hydrolyzes the bond between the inhibitor and the metal surface (e.g. M-O—Si(CH3)3+H2O→M—OH+HO—Si(CH3)3) but does not readily cause the same reaction on the dielectric surface.


Selective growth of metal oxide on a metal surface and not on a dielectric surface can be performed by selectively blocking the dielectric surface using certain disclosed embodiments.



FIG. 1 provides a process flow diagram depicting operations in a method performed in accordance with certain disclosed embodiments. Processing temperatures that may be suitable for certain disclosed embodiments depend on the technique used for each operation. Some embodiments for some operations described herein may be performed at temperatures between about 70° C. and about 200° C., or between about 100° C. and about 150° C.


In operation 101, a substrate having an exposed metal surface and an exposed dielectric surface is provided. The substrate may be a silicon wafer, e.g., a 200-mm wafer, a 300-mm wafer, or a 450-mm wafer, including wafers having one or more layers of material, such as dielectric, conducting, or semi-conducting material deposited thereon. Non-limiting examples of under-layers include dielectric layers and conducting layers; materials include but are not limited to silicon oxides, silicon nitrides, silicon carbides, metal oxides, metal nitrides, metal carbides, and metals. The substrate may be patterned in some embodiments. The substrate may not be patterned in some embodiments. In some embodiments, the substrate includes a dielectric material and vias filled with a metal (such as interconnect lines).


In various embodiments, the dielectric material may be a silicon-containing material, such as silicon oxide, silicon nitride, carbon-doped silicon oxide, or combinations thereof. In various embodiments, the dielectric material may be an ultra-low k (ULK) dielectric. In some embodiments, the dielectric material may be a semiconductor material instead of a dielectric material. In various embodiments, the dielectric layer includes hydroxyl-terminated silicon oxide.


In various embodiments, the exposed metal surface includes one or more of the following metals or its alloys: tungsten, aluminum, titanium, titanium aluminum, and combinations thereof.


In some embodiments, the substrate is patterned with vias which are filled with a metal such as copper. In some embodiments, the vias are filled with copper oxides, ruthenium, and/or ruthenium oxides. In some embodiments, the copper is reduced using exposure to a reducing agent such as hydrogen or hydrazine to prepare the service for subsequent operations.



FIG. 2A is a schematic illustration of an example substrate having an exposed silicon oxide surface 201 and an exposed metal surface 203.


Returning to FIG. 1, in operation 103, the substrate is exposed to a blocking reagent that adsorbs, or deposits onto both the metal and dielectric surfaces, regardless of surface chemistry or topography. In some embodiments, a blocking reagent both adsorbs and deposits onto the metal and dielectric surfaces.



FIG. 2B is a schematic illustration of an example substrate having an exposed silicon oxide surface 201 and exposed metal surface 203 where the blocking reagent adsorbs onto both surfaces to form blocked surface 205 having adsorbed blocking reagent 207 having Si—O—Si bonds on the dielectric and adsorbed blocking reagent 209 having M-O—Si bonds on the metal.


It will be understood that although a flat surface is depicted in this figure, certain disclosed embodiments may be applicable to surfaces having topography including features of various sizes and heights. Example features include holes, trenches, vias, and other features. The substrate is exposed to a blocking reagent which reacts with both the exposed metal surface and dielectric material. The blocking reagent may be one or more alkylation reagents such as silicon amides. The blocking reagent is reactive with both dielectric and metal surfaces alike, but are removable from metal surfaces using hydrolysis and not removable from dielectric surfaces using hydrolysis.


The blocking reagent may be any chemical compound capable of forming a hydrolyzable bond with a metal surface and a nonhydrolyzable bond with a dielectric surface. In various embodiments, the blocking reagent forms a hydrolyzable bond with metal. In various embodiments, the blocking reagent is capable of forming a metal-oxygen-silicon bond with the metal, and is capable of forming a silicon-oxygen-silicon bond with a silicon-containing dielectric material.


Example blocking reagents include alkylaminosilanes, and alkylchlorosilanes. Alkylaminosilanes may be used in some embodiments because resulting byproducts from later hydrolysis and selective deposition on metal yields byproducts that may be less damaging to surfaces of the semiconductor substrate as compared to byproducts of hydrolysis involving alkylchlorosilanes, which may form hydrogen chloride (HCl) which is potentially damaging to surfaces of the substrate.


A suitable alkylaminosilane can have the general chemical formula of [(CH3)2N]xSi([CH3(CH2)y])(4-x), where x is an integer between and including 1 and 3, and y is any integer greater than or equal to 1.


A suitable alkylchlorosilane can have the general chemical formula of ClxSi([CH3(CH2)y])(4-x), where x is an integer between and including 1 and 3, and y is any integer greater than or equal to 1.


One example alkylchlorosilane that may be used is dimethyldichlorosilane.




embedded image


Exposure to the blocking reagent may be performed using one of the following techniques: a wet technique and a dry technique. A wet technique may involve dipping the substrate in a solution having the blocking reagent therein to expose the surfaces of the substrate to the blocking reagent or using a spin coater to deliver the solution having the blocking reagent to the surface of the substrate.


Where an alkylaminosilane or alkylchlorosilane is used as the blocking reagent, the solution having the blocking reagent is a nonaqueous polar solvent. The solvent may be an aprotic polar solvent in various embodiments. Examples of solvents for an alkylaminosilane that may be suitable include dimethylformamide (DMF), diethylether, and acetylnitrile:




embedded image


An example of a solvent for an alkylchlorosilane includes propylene glycol methyl ether (PGME):




embedded image


Other potential solvents include alcohols.


A dry technique may involve preparing the blocking reagent in a vapor or gas phase and delivering the vapor phase or gas phase blocking reagent to a chamber housing the substrate to expose the substrate surface to the blocking reagent.


Suitable temperatures that may be used for this operation depend on the technique selected and is limited by thermal decomposition of the blocking reagent. For the wet technique, the solution may be heated or cooled to a temperature of about room temperature, or about 25° C., or at least about room temperature, or at least about 60° C., or between about 25° C. and about 100° C., or between about 60° C. and about 100° C. For the dry technique, the substrate may be held on a pedestal set to a temperature of a temperature greater than that for which thermal decomposition of the blocking reagent occurs. In various embodiments, the temperature may be between about 100° C. and about 300° C., or between about 200° C. and about 250° C.


Operation 103 may be performed for a duration between about 10 seconds and about 60 seconds.


Returning to FIG. 1, in operation 105, a chamber housing the substrate may be optionally purged to remove excess blocking reagent. Purging the chamber may involve flowing a purge gas or a sweep gas, which may be a carrier gas used in other operations or may be a different gas. In some embodiments, purging may involve evacuating the chamber. However, in some embodiments, the chamber is not evacuated. Example purge gases include, but are not limited to, argon, nitrogen, hydrogen, and helium. In some embodiments, operation 105 may include one or more evacuation subphases for evacuating the process chamber. Alternatively, it will be appreciated that operation 105 may be omitted in some embodiments. Operation 105 may have any suitable duration, such as between about 0 seconds and about 60 seconds, for example about 0.01 seconds. In some embodiments, increasing a flow rate of one or more purge gases may decrease the duration of operation 105. For example, a purge gas flow rate may be adjusted according to various reactant thermodynamic characteristics and/or geometric characteristics of the process chamber and/or process chamber plumbing for modifying the duration of operation 105. In one non-limiting example, the duration of a purge phase may be adjusted by modulating purge gas flow rate. This may reduce deposition cycle time, which may improve substrate throughput. After a purge, the blocking reagent remains adsorbed onto both the metal and dielectric surfaces.


In operation 107, the blocking reagent is selectively removed from the metal surface. In some embodiments, this operation involves contacting the substrate with water. In various embodiments, contacting the substrate with water may be performed by dipping the substrate in water, or delivering water to the surface of the substrate. In various embodiments, the substrate surface is hydrolyzed to selectively remove the blocking reagent from the metal surface relative to the dielectric material such that the blocking reagent remains on the dielectric material and the metal surface is exposed. Hydrolyzing can be performed by dipping the substrate in a container of water. Operation 107 may be performed at room temperature. Hydrolyzing is not performed using water vapor or gas phase techniques. In some embodiments, an aqueous hydrolysis technique is used.


Hydrolyzing may be performed at room temperature or any temperature greater than room temperature. Dipping the substrate at room temperature hydrolyzes the blocking reagent, thereby cleaving the metal-oxygen-silicon bond on metal surfaces in a matter of seconds. Since the silicon-oxygen-silicon bonds are not hydrolyzable and not reactive with water, the blocking reagent remains on dielectric surfaces, thereby resulting in a substrate having blocking reagent selectively on dielectric material relative to exposed metal surfaces.


Without being bound by a particular theory, it is believed that dipping in water results in a hydrogen-terminated or hydroxyl-terminated metal surface, which is susceptible to subsequent deposition while the blocking reagent that remains on the dielectric surface is not susceptible to subsequent deposition.


In operation 807-818, metal oxide (such as alumina) may be selectively deposited onto the exposed metal surface relative to the dielectric surface. For example, ALD may be performed whereby the deposition precursor selectively adsorbs onto the exposed metal surface and an oxidant is used to selectively form metal oxide on the exposed metal surface. For example, alumina deposited by ALD may involve using a deposition precursor such as trimethylaluminum.



FIG. 2C is a schematic illustration of an example substrate whereby water is introduced to the substrate having adsorbed blocked surface 205 having adsorbed blocking reagent 207 having Si—O—Si bonds on the dielectric and adsorbed blocking reagent 209 having M-O—Si bonds on the metal.



FIG. 2D is a schematic illustration of an example substrate whereby hydrogen cleaves the hydrolyzable bonds between the blocking reagent 209 on the metal and the metal surface, resulting in a hydroxyl-terminated metal surface 211.



FIG. 2E is a schematic illustration of an example substrate whereby adsorbed blocking reagent is removed from the metal surface by hydrolysis while the adsorbed blocking reagent 207 remains on the dielectric surface, resulting in hydroxyl-terminated metal surface 213, which is ready for deposition of, for example, a metal oxide material.



FIG. 3 provides a timing schematic diagram of various operations performed in accordance with certain disclosed embodiments. Although process 300 depicted in FIG. 3 includes only two deposition cycles 399A and 399B, it will be understood that more than two deposition cycles (and in some cases, only one deposition cycle) may be performed in certain disclosed embodiments.



FIG. 3 shows phases in an example deposition process 300, for various process parameters, such as flow of argon as a carrier gas and/or purge gas, blocking reagent gas flow, water flow (used herein as a dip process, not a gaseous process), metal precursor gas flow, oxygen-containing reactant exposure, and reducing agent gas flow. Although the example depicts ALD using an oxygen-containing reactant as the deposition technique and plasma is not depicted in FIG. 3, in some embodiments an oxygen-containing plasma may be used to deposit metal oxide such that plasma is generated when oxygen-containing reactant is flowed. The lines in FIG. 3 indicate when the flow is turned on and off and when the water dip is performed. Various disclosed embodiments depend on process parameters that include, but are not limited to, flow rates for inert, blocking reagent, and reactant species, flow rates for argon as a carrier gas, metal precursor, and oxygen-containing gases, substrate temperature, and process chamber pressure.


As depicted in FIG. 3, prior to selective deposition, a blocking reagent exposure phase 303 is performed whereby blocking reagent is delivered, while metal precursor and oxygen-containing reactant flows are off. The blocking reagent can be delivered using argon gas in this example. Water is not used; it will be understood that water as depicted in FIG. 3 refers to dipping the substrate in water, not introducing water in gas or vapor phase. This may correspond to operation 103 of FIG. 1.


Water dip 307 is performed whereby the substrate is dipped in an aqueous bath of water. It will be understood that this may be performed in a matter of seconds and may be performed at room temperature. In some cases, this may be performed at a higher temperature, but dipping the wafer at room temperature can achieve a quick hydrolysis reaction in a few seconds without substantially prolonging the overall process time. Although argon is depicted as being in an “on” phase, the substrate may be taken out of a chamber to be dipped and then subsequently placed back into a chamber. This may correspond to operation 107 of FIG. 1.


Deposition cycle 339A may correspond to operation 111 of FIG. 1. In some embodiments, deposition cycle 339 includes a cyclic deposition process as depicted in FIG. 3. Deposition cycle 399A includes metal precursor exposure phase 311-1A, purge phase 311-2A, oxygen-containing reactant exposure phase 311-3A, and purge phase 311-4A. During silicon-containing precursor exposure phase 311-1A, argon flow may be on to assist delivery of the metal precursor, while blocking reagent flow is off, metal precursor flow is on, and oxygen-containing reactant flow is off. In purge phase 311-2A, all gas flows and plasmas are off except argon gas flow, which acts as a purge gas. In oxygen-containing reactant exposure phase 311-3A, argon flow may continue to be on, blocking reagent flow is off, metal precursor gas flow is off, and oxygen-containing reactant flow is on. In purge phase 311-4A, argon flow is on to act as a purge gas, while blocking reagent flow is off, metal precursor gas flow is off, and oxygen-containing reactant flow is off. In this example, it is determined that metal oxide is not deposited to the desired thickness, so the operations are repeated in deposition cycle 399B. Deposition cycle 399B metal precursor exposure phase 311-1B, where only argon and metal precursor gas flows are on while blocking reagent gas flow, and oxygen-containing reactant gas flow are off; purge phase 311-2B whereby only argon is flowed as a purge gas; oxygen-containing reactant exposure phase 311-3B whereby only argon and oxygen-containing reactant are on while blocking reagent, and metal precursor gas flows are off; and purge phase 311-4B whereby argon is flowed as a purge gas.


Apparatus



FIG. 4 depicts a schematic illustration of an embodiment of an atomic layer deposition (ALD) process station 400 having a process chamber body 402 for maintaining a low-pressure environment. Such tool may be used to deliver a blocking reagent as well as to deposit a metal oxide film after dipping the substrate having the blocking reagent in water.


A plurality of ALD process stations 400 may be included in a common low pressure process tool environment. For example, FIG. 5 depicts an embodiment of a multi-station processing tool 500. In some embodiments, one or more hardware parameters of ALD process station 400 including those discussed in detail below may be adjusted programmatically by one or more computer controllers 450.


ALD process station 400 fluidly communicates with reactant delivery system 401a for delivering process gases to a distribution showerhead 406. Reactant delivery system 401a includes a mixing vessel 404 for blending and/or conditioning process gases, such as a blocking reagent gas, metal precursor gas, or oxygen-containing gas for delivery to showerhead 406. One or more mixing vessel inlet valves 420 may control introduction of process gases to mixing vessel 404.


As an example, the embodiment of FIG. 4 includes a vaporization point 403 for vaporizing liquid reactant to be supplied to the mixing vessel 404. In some embodiments, vaporization point 403 may be a heated vaporizer. The saturated reactant vapor produced from such vaporizers may condense in downstream delivery piping. Exposure of incompatible gases to the condensed reactant may create small particles. These small particles may clog piping, impede valve operation, contaminate substrates, etc. Some approaches to addressing these issues involve purging and/or evacuating the delivery piping to remove residual reactant. However, purging the delivery piping may increase process station cycle time, degrading process station throughput. Thus, in some embodiments, delivery piping downstream of vaporization point 403 may be heat traced. In some examples, mixing vessel 404 may also be heat traced. In one non-limiting example, piping downstream of vaporization point 403 has an increasing temperature profile extending from approximately 100° C. to approximately 150° C. at mixing vessel 404.


In some embodiments, liquid precursor or liquid reactant may be vaporized at a liquid injector. For example, a liquid injector may inject pulses of a liquid reactant into a carrier gas stream upstream of the mixing vessel. In one embodiment, a liquid injector may vaporize the reactant by flashing the liquid from a higher pressure to a lower pressure. In another example, a liquid injector may atomize the liquid into dispersed microdroplets that are subsequently vaporized in a heated delivery pipe. Smaller droplets may vaporize faster than larger droplets, reducing a delay between liquid injection and complete vaporization. Faster vaporization may reduce a length of piping downstream from vaporization point 403. In one scenario, a liquid injector may be mounted directly to mixing vessel 404. In another scenario, a liquid injector may be mounted directly to showerhead 406.


In some embodiments, a liquid flow controller (LFC) upstream of vaporization point 403 may be provided for controlling a mass flow of liquid for vaporization and delivery to process station 400. For example, the LFC may include a thermal mass flow meter (MFM) located downstream of the LFC. A plunger valve of the LFC may then be adjusted responsive to feedback control signals provided by a proportional-integral-derivative (PID) controller in electrical communication with the MFM. However, it may take one second or more to stabilize liquid flow using feedback control. This may extend a time for dosing a liquid reactant. Thus, in some embodiments, the LFC may be dynamically switched between a feedback control mode and a direct control mode. In some embodiments, this may be performed by disabling a sense tube of the LFC and the PID controller.


Showerhead 406 distributes process gases toward substrate 412. In the embodiment shown in FIG. 4, the substrate 412 is located beneath showerhead 406 and is shown resting on a pedestal 408. Showerhead 406 may have any suitable shape, and may have any suitable number and arrangement of ports for distributing process gases to substrate 412.


In some embodiments, pedestal 408 may be raised or lowered to expose substrate 412 to a volume between the substrate 412 and the showerhead 406. It will be appreciated that, in some embodiments, pedestal height may be adjusted programmatically by a suitable computer controller 450.


In another scenario, adjusting a height of pedestal 408 may allow a plasma density to be varied during plasma activation cycles in the process in embodiments where a plasma is ignited. At the conclusion of the process phase, pedestal 408 may be lowered during another substrate transfer phase to allow removal of substrate 412 from pedestal 408.


In some embodiments, pedestal 408 may be temperature controlled via heater 410. In some embodiments, the pedestal 408 may be heated to a temperature of between about 70° C. and about 200° C., or between about 100° C. and about 120° C.


Further, in some embodiments, pressure control for process station 400 may be provided by butterfly valve 418. As shown in the embodiment of FIG. 4, butterfly valve 418 throttles a vacuum provided by a downstream vacuum pump (not shown). However, in some embodiments, pressure control of process station 400 may also be adjusted by varying a flow rate of one or more gases introduced to the process station 400.


In some embodiments, a position of showerhead 406 may be adjusted relative to pedestal 408 to vary a volume between the substrate 412 and the showerhead 406. Further, it will be appreciated that a vertical position of pedestal 408 and/or showerhead 406 may be varied by any suitable mechanism within the scope of the present disclosure. In some embodiments, pedestal 408 may include a rotational axis for rotating an orientation of substrate 412. It will be appreciated that, in some embodiments, one or more of these example adjustments may be performed programmatically by one or more suitable computer controllers 450.


In some embodiments where plasma may be used as discussed above, showerhead 406 and pedestal 408 electrically communicate with a radio frequency (RF) power supply 414 and matching network 416 for powering a plasma. In some embodiments, the plasma energy may be controlled by controlling one or more of a process station pressure, a gas concentration, an RF source power, an RF source frequency, and a plasma power pulse timing. For example, RF power supply 414 and matching network 416 may be operated at any suitable power to form a plasma having a desired composition of radical species. Examples of suitable powers are about 150 W to about 6000 W. Plasma may be used during treatment of a silicon nitride surface prior to selective deposition of silicon oxide on silicon oxide relative to silicon nitride. RF power supply 414 may provide RF power of any suitable frequency. In some embodiments, RF power supply 414 may be configured to control high- and low-frequency RF power sources independently of one another. Example low-frequency RF frequencies may include, but are not limited to, frequencies between 0 kHz and 500 kHz. Example high-frequency RF frequencies may include, but are not limited to, frequencies between 1.8 MHz and 2.45 GHz, or greater than about 13.56 MHz, or greater than 27 MHz, or greater than 40 MHz, or greater than 60 MHz. It will be appreciated that any suitable parameters may be modulated discretely or continuously to provide plasma energy for the surface reactions.


In some embodiments, the plasma may be monitored in-situ by one or more plasma monitors. In one scenario, plasma power may be monitored by one or more voltage, current sensors (e.g., VI probes). In another scenario, plasma density and/or process gas concentration may be measured by one or more optical emission spectroscopy sensors (OES). In some embodiments, one or more plasma parameters may be programmatically adjusted based on measurements from such in-situ plasma monitors. For example, an OES sensor may be used in a feedback loop for providing programmatic control of plasma power. It will be appreciated that, in some embodiments, other monitors may be used to monitor the plasma and other process characteristics. Such monitors may include, but are not limited to, infrared (IR) monitors, acoustic monitors, and pressure transducers.


In some embodiments, instructions for a controller 450 may be provided via input/output control (IOC) sequencing instructions. In one example, the instructions for setting conditions for a process phase may be included in a corresponding recipe phase of a process recipe. In some cases, process recipe phases may be sequentially arranged, so that all instructions for a process phase are executed concurrently with that process phase. In some embodiments, instructions for setting one or more reactor parameters may be included in a recipe phase. For example, a first recipe phase may include instructions for setting a flow rate of an blocking reagent gas such as an alkylaminosilane or an alkylchlorosilane, instructions for setting a flow rate of a carrier gas (such as argon), and time delay instructions for the first recipe phase. In some embodiments, the substrate is removed from the chamber after the first recipe phase to dip it in a water bath and selectively remove blocking reagent from the metal surface before replacing the substrate in the chamber for a second recipe phase. A second recipe phase may include instructions for setting a flow rate of an inert and/or metal precursor gas, instructions for setting a flow rate of a carrier gas (such as argon), and time delay instructions for a second recipe phase. A third, subsequent recipe phase may include instructions for modulating or stopping a flow rate of an inert and/or a reactant gas, and instructions for modulating a flow rate of a carrier or purge gas and time delay instructions for the third recipe phase. A fourth recipe phase may include instructions for modulating a flow rate of an oxygen-containing gas, instructions for modulating the flow rate of a carrier or purge gas, and time delay instructions for the fourth recipe phase. A fifth, subsequent recipe phase may include instructions for modulating or stopping a flow rate of an inert and/or a reactant gas, and instructions for modulating a flow rate of a carrier or purge gas and time delay instructions for the fifth recipe phase. It will be appreciated that these recipe phases may be further subdivided and/or iterated in any suitable way within the scope of the disclosed embodiments. In some embodiments, the controller 450 may include any of the features described below with respect to system controller 550 of FIG. 5.


As described above, one or more process stations may be included in a multi-station processing tool. FIG. 5 shows a schematic view of an embodiment of a multi-station processing tool 500 with an inbound load lock 502 and an outbound load lock 504, either or both of which may include a remote plasma source. A robot 506 at atmospheric pressure is configured to move wafers from a cassette loaded through a pod 508 into inbound load lock 502 via an atmospheric port 510. A wafer is placed by the robot 506 on a pedestal 512 in the inbound load lock 502, the atmospheric port 510 is closed, and the load lock is pumped down. Further, the wafer also may be heated in the inbound load lock 502 as well, for example, to remove moisture and adsorbed gases. Next, a chamber transport port 516 to processing chamber 514 is opened, and another robot (not shown) places the wafer into the reactor on a pedestal of a first station shown in the reactor for processing. While the embodiment depicted in FIG. 5 includes load locks, it will be appreciated that, in some embodiments, direct entry of a wafer into a process station may be provided.


The depicted processing chamber 514 includes four process stations, numbered from 1 to 4 in the embodiment shown in FIG. 5. Each station has a heated pedestal (shown at 518 for station 1), and gas line inlets. It will be appreciated that in some embodiments, each process station may have different or multiple purposes. For example, in some embodiments, a process station may be switchable between an ALD and plasma-enhanced ALD process mode. Additionally or alternatively, in some embodiments, processing chamber 514 may include one or more matched pairs of ALD and plasma-enhanced ALD process stations. While the depicted processing chamber 514 includes four stations, it will be understood that a processing chamber according to the present disclosure may have any suitable number of stations. For example, in some embodiments, a processing chamber may have five or more stations, while in other embodiments a processing chamber may have three or fewer stations.



FIG. 5 depicts an embodiment of a wafer handling system 590 for transferring wafers within processing chamber 514. In some embodiments, wafer handling system 590 may transfer wafers between various process stations and/or between a process station and a load lock. It will be appreciated that any suitable wafer handling system may be employed. Non-limiting examples include wafer carousels and wafer handling robots. FIG. 5 also depicts an embodiment of a system controller 550 employed to control process conditions and hardware states of process tool 500. System controller 550 may include one or more memory devices 556, one or more mass storage devices 554, and one or more processors 552. Processor 552 may include a CPU or computer, analog, and/or digital input/output connections, stepper motor controller boards, etc.


In some embodiments, system controller 550 controls all of the activities of process tool 500. System controller 550 executes system control software 558 stored in mass storage device 554, loaded into memory device 556, and executed on processor 552. Alternatively, the control logic may be hard coded in the controller 550. Applications Specific Integrated Circuits, Programmable Logic Devices (e.g., field-programmable gate arrays, or FPGAs) and the like may be used for these purposes. In the following discussion, wherever “software” or “code” is used, functionally comparable hard coded logic may be used in its place. System control software 558 may include instructions for controlling the timing, mixture of gases, gas flow rates, chamber and/or station pressure, chamber and/or station temperature, wafer temperature, target power levels, RF power levels, substrate pedestal, chuck and/or susceptor position, and other parameters of a particular process performed by process tool 500. System control software 558 may be configured in any suitable way. For example, various process tool component subroutines or control objects may be written to control operation of the process tool components used to carry out various process tool processes. System control software 558 may be coded in any suitable computer readable programming language.


In some embodiments, system control software 558 may include input/output control (IOC) sequencing instructions for controlling the various parameters described above. Other computer software and/or programs stored on mass storage device 554 and/or memory device 556 associated with system controller 550 may be employed in some embodiments. Examples of programs or sections of programs for this purpose include a substrate positioning program, a process gas control program, a pressure control program, a heater control program, and a plasma control program.


A substrate positioning program may include program code for process tool components that are used to load the substrate onto pedestal 518 and to control the spacing between the substrate and other parts of process tool 500.


A process gas control program may include code for controlling gas composition (e.g., blocking reagent gases such as alkylaminosilanes or alkylchlorosilanes, metal precursor gases, and oxygen-containing gases, carrier gases and/or purge gases as described herein) and flow rates and optionally for flowing gas into one or more process stations prior to deposition in order to stabilize the pressure in the process station. A pressure control program may include code for controlling the pressure in the process station by regulating, for example, a throttle valve in the exhaust system of the process station, a gas flow into the process station, etc.


A heater control program may include code for controlling the current to a heating unit that is used to heat the substrate. Alternatively, the heater control program may control delivery of a heat transfer gas (such as helium) to the substrate.


A plasma control program may include code for setting RF power levels applied to the process electrodes in one or more process stations in accordance with the embodiments herein.


A pressure control program may include code for maintaining the pressure in the reaction chamber in accordance with the embodiments herein.


In some embodiments, there may be a user interface associated with system controller 550. The user interface may include a display screen, graphical software displays of the apparatus and/or process conditions, and user input devices such as pointing devices, keyboards, touch screens, microphones, etc.


In some embodiments, parameters adjusted by system controller 550 may relate to process conditions. Non-limiting examples include process gas composition and flow rates, temperature, pressure, plasma conditions (such as RF bias power levels), etc. These parameters may be provided to the user in the form of a recipe, which may be entered utilizing the user interface.


Signals for monitoring the process may be provided by analog and/or digital input connections of system controller 550 from various process tool sensors. The signals for controlling the process may be output on the analog and digital output connections of process tool 500. Non-limiting examples of process tool sensors that may be monitored include mass flow controllers, pressure sensors (such as manometers), thermocouples, etc. Appropriately programmed feedback and control algorithms may be used with data from these sensors to maintain process conditions.


System controller 550 may provide program instructions for implementing the above-described deposition processes. The program instructions may control a variety of process parameters, such as DC power level, RF bias power level, pressure, temperature, etc. The instructions may control the parameters to operate in-situ deposition of film stacks according to various embodiments described herein.


The system controller 550 will typically include one or more memory devices and one or more processors configured to execute the instructions so that the apparatus will perform a method in accordance with disclosed embodiments. Machine-readable media containing instructions for controlling process operations in accordance with disclosed embodiments may be coupled to the system controller 550.


In some implementations, the system controller 550 is part of a system, which may be part of the above-described examples. Such systems can include semiconductor processing equipment, including a processing tool or tools, chamber or chambers, a platform or platforms for processing, and/or specific processing components (a wafer pedestal, a gas flow system, etc.). These systems may be integrated with electronics for controlling their operation before, during, and after processing of a semiconductor wafer or substrate. The electronics may be referred to as the “controller,” which may control various components or subparts of the system or systems. The system controller 550, depending on the processing conditions and/or the type of system, may be programmed to control any of the processes disclosed herein, including the delivery of processing gases, temperature settings (e.g., heating and/or cooling), pressure settings, vacuum settings, power settings, radio frequency (RF) generator settings, RF matching circuit settings, frequency settings, flow rate settings, fluid delivery settings, positional and operation settings, wafer transfers into and out of a tool and other transfer tools and/or load locks connected to or interfaced with a specific system.


Broadly speaking, the system controller 550 may be defined as electronics having various integrated circuits, logic, memory, and/or software that receive instructions, issue instructions, control operation, enable cleaning operations, enable endpoint measurements, and the like. The integrated circuits may include chips in the form of firmware that store program instructions, digital signal processors (DSPs), chips defined as application specific integrated circuits (ASICs), and/or one or more microprocessors, or microcontrollers that execute program instructions (e.g., software). Program instructions may be instructions communicated to the system controller 550 in the form of various individual settings (or program files), defining operational parameters for carrying out a particular process on or for a semiconductor wafer or to a system. The operational parameters may, in some embodiments, be part of a recipe defined by process engineers to accomplish one or more processing steps during the fabrication of one or more layers, materials, metals, oxides, silicon, silicon dioxide, surfaces, circuits, and/or dies of a wafer.


The system controller 550, in some implementations, may be a part of or coupled to a computer that is integrated with, coupled to the system, otherwise networked to the system, or a combination thereof. For example, the system controller 550 may be in the “cloud” or all or a part of a fab host computer system, which can allow for remote access of the wafer processing. The computer may enable remote access to the system to monitor current progress of fabrication operations, examine a history of past fabrication operations, examine trends or performance metrics from a plurality of fabrication operations, to change parameters of current processing, to set processing steps to follow a current processing, or to start a new process. In some examples, a remote computer (e.g. a server) can provide process recipes to a system over a network, which may include a local network or the Internet. The remote computer may include a user interface that enables entry or programming of parameters and/or settings, which are then communicated to the system from the remote computer. In some examples, the system controller 550 receives instructions in the form of data, which specify parameters for each of the processing steps to be performed during one or more operations. It should be understood that the parameters may be specific to the type of process to be performed and the type of tool that the system controller 550 is configured to interface with or control. Thus as described above, the system controller 550 may be distributed, such as by including one or more discrete controllers that are networked together and working towards a common purpose, such as the processes and controls described herein. An example of a distributed controller for such purposes would be one or more integrated circuits on a chamber in communication with one or more integrated circuits located remotely (such as at the platform level or as part of a remote computer) that combine to control a process on the chamber.


Without limitation, example systems may include a plasma etch chamber or module, a deposition chamber or module, a spin-rinse chamber or module, a metal plating chamber or module, a clean chamber or module, a bevel edge etch chamber or module, a physical vapor deposition (PVD) chamber or module, a chemical vapor deposition (CVD) chamber or module, an ALD chamber or module, an atomic layer etch (ALE) chamber or module, an ion implantation chamber or module, a track chamber or module, and any other semiconductor processing systems that may be associated or used in the fabrication and/or manufacturing of semiconductor wafers.


As noted above, depending on the process step or steps to be performed by the tool, the system controller 550 might communicate with one or more of other tool circuits or modules, other tool components, cluster tools, other tool interfaces, adjacent tools, neighboring tools, tools located throughout a factory, a main computer, another controller, or tools used in material transport that bring containers of wafers to and from tool locations and/or load ports in a semiconductor manufacturing factory.


An appropriate apparatus for performing the methods disclosed herein is further discussed and described in U.S. patent application Ser. No. 13/084,399 (now U.S. Pat. No. 8,728,956), filed Apr. 11, 2011, and titled “PLASMA ACTIVATED CONFORMAL FILM DEPOSITION”; and Ser. No. 13/084,305, filed Apr. 11, 2011, and titled “SILICON NITRIDE FILMS AND METHODS,” each of which is incorporated herein in its entireties.


The apparatus/process described herein may be used in conjunction with lithographic patterning tools or processes, for example, for the fabrication or manufacture of semiconductor devices, displays, LEDs, photovoltaic panels and the like. Typically, though not necessarily, such tools/processes will be used or conducted together in a common fabrication facility. Lithographic patterning of a film typically includes some or all of the following operations, each operation enabled with a number of possible tools: (1) application of photoresist on a workpiece, i.e., substrate, using a spin-on or spray-on tool; (2) curing of photoresist using a hot plate or furnace or UV curing tool; (3) exposing the photoresist to visible or UV or x-ray light with a tool such as a wafer stepper; (4) developing the resist so as to selectively remove resist and thereby pattern it using a tool such as a wet bench; (5) transferring the resist pattern into an underlying film or workpiece by using a dry or plasma-assisted etching tool; and (6) removing the resist using a tool such as an RF or microwave plasma resist stripper.


EXPERIMENTAL
Experiment 1

An experiment was conducted to compare deposition growth on blocked versus unblocked tungsten and silicon oxide surfaces of a substrate. Zirconium oxide was deposited using ALD on a tungsten surface that was not exposed to dimethyldichlorosilane and the number of cycles and thickness deposited are graphed in FIG. 6A as solid plots and a solid line. Zirconium oxide was deposited on a tetraethyl orthosilicate-based silicon oxide surface that was not exposed to dimethyldichlorosilane by ALD and the number of cycles and thickness deposited are graphed in FIG. 6A as the open plots and a dotted line. As shown, growth trends of both films are similar and growth increases at approximately the same rate for both.


Subsequently, a tungsten substrate was first exposed to dimethyldichlorosilane and subsequently, zirconium oxide was deposited on the dimethyldichlorosilane-exposed tungsten substrate using the same ALD cycles as in FIG. 6A. The number of cycles and thickness deposited are graphed in FIG. 6B as solid plots and a solid line. Likewise, a silicon oxide substrate was first exposed to dimethyldichlorosilane and subsequently, zirconium oxide was deposited on the dimethyldichlorosilane-exposed silicon oxide substrate using the same ALD cycles as in FIG. 6A. The number of cycles and thickness deposited are graphed in FIG. 6B as the open plots and a dotted line. As shown, growth of both films is similar to each other, and growth increases at approximately the same rate for both surfaces, but overall deposition thickness for both surfaces compared to FIG. 6A is substantially less—in fact, in the first 10 cycles of ALD, there appears to be little, if any deposition on either of the dimethyldichlorosilane-exposed substrates. The zirconium oxide thickness remains less than 10 even at 30 cycles of ALD. These results suggest dimethyldichlorosilane inhibits deposition on both tungsten and silicon oxide surfaces alike.


A substrate having an exposed tungsten surface was exposed to dimethyldichlorosilane and then dipped in water before zirconium oxide was deposited using ALD cycles as in FIG. 6A. The number of cycles and thickness deposited are graphed in FIG. 7 as solid plots and a solid line. Additionally, a substrate having an exposed silicon oxide surface was exposed to dimethyldichlorosilane and then dipped in water before zirconium oxide was deposited using ALD cycles as in FIG. 6A. The number of cycles and thickness deposited are graphed in FIG. 7 as the open plots and a dotted line. As shown in FIG. 7, the initiation of zirconium oxide deposition occurs much sooner on the tungsten surface than on the silicon oxide surface. Further, the zirconium oxide deposition growth is similar to that of FIG. 6A, which suggests that dipping in a water bath removed the inhibitor from the tungsten surface such that zirconium oxide could be deposited. Meanwhile, silicon oxide growth is similar to silicon oxide growth in FIG. 6B, which suggests that dipping in the water bath did not remove the inhibitor from the silicon oxide surface, and thus the silicon oxide surface remains blocked and less zirconium oxide was deposited on that surface. These results indicate viability of using dimethyldichlorosilane as a blocking reagent to allow selective deposition on a tungsten surface relative to a silicon oxide surface.


CONCLUSION

Although the foregoing embodiments have been described in some detail for purposes of clarity of understanding, it will be apparent that certain changes and modifications may be practiced within the scope of the appended claims. It should be noted that there are many alternative ways of implementing the processes, systems, and apparatus of the present embodiments. Accordingly, the present embodiments are to be considered as illustrative and not restrictive, and the embodiments are not to be limited to the details given herein.

Claims
  • 1. A method of selectively depositing metal oxide on an exposed metal surface relative to a dielectric material on a substrate, the method comprising: (a) providing the substrate comprising the dielectric material and the exposed metal surface;(b) prior to depositing the metal oxide, exposing the substrate to a blocking reagent to non-selectively adsorb the blocking reagent onto both the dielectric material and the exposed metal surface;(c) after exposing the substrate to the blocking reagent and prior to depositing the metal oxide, selectively removing the blocking reagent from the exposed metal surface by reacting water to selectively hydrolyze bonds between the blocking reagent and the exposed metal surface; and(d) selectively depositing the metal oxide on the exposed metal surface relative to the dielectric material on the substrate.
  • 2. The method of claim 1, wherein selectively removing the blocking reagent is performed by contacting the substrate with water.
  • 3. The method of claim 1, wherein selectively removing the blocking reagent is performed by dipping the substrate in water.
  • 4. The method of claim 1, wherein the blocking reagent is a silicon amide.
  • 5. The method of claim 1, wherein the blocking reagent is an alkylchlorosilane.
  • 6. The method of claim 5, wherein the alkylchlorosilane has a chemical structure of ClxSi([CH3(CH2)y])(4-x), where x is an integer between and including 1 and 3, and y is an integer greater than or equal to 1.
  • 7. The method of claim 4, wherein the blocking reagent is an alkylaminosilane.
  • 8. The method of claim 1, wherein the alkylaminosilane has a chemical structure of [(CH3)2N]xSi([CH3(CH2)y])(4-x), where x is an integer between and including 1 and 3, and y is an integer greater than or equal to 1.
  • 9. The method of claim 1, wherein the blocking reagent is provided in an aprotic polar solvent.
  • 10. The method of claim 1, wherein the blocking reagent forms a hydrolyzable bond with the exposed metal surface but does not form a hydrolyzable bond with the dielectric material.
  • 11. The method of claim 1, wherein the substrate is exposed to the blocking reagent by dipping the substrate in a wet solution of the blocking reagent.
  • 12. The method of claim 11, wherein the substrate is exposed to the blocking reagent at a temperature between about 25° C. and about 100° C. or between about 60° C. and about 100° C.
  • 13. The method of claim 1, wherein the metal oxide is alumina.
  • 14. The method of claim 1, wherein the substrate is exposed to the blocking reagent by introducing the blocking reagent in vapor phase.
  • 15. The method of claim 14, wherein the substrate is exposed to the blocking reagent at a temperature between about 100° C. and about 300° C. or between about 200° C. and about 250° C.
  • 16. The method of claim 1, wherein the metal oxide is selectively deposited on the exposed metal surface relative to the dielectric material using atomic layer deposition.
  • 17. The method of claim 1, wherein the substrate is exposed to the blocking reagent for a duration between about 10 seconds and about 60 seconds.
  • 18. The method of claim 1, wherein selectively removing the blocking reagent is performed at room temperature.
  • 19. The method of claim 1, wherein the hydrolyzing results in the exposed metal surface having a hydrogen-terminated and/or hydroxyl-terminated surface.
PCT Information
Filing Document Filing Date Country Kind
PCT/US2019/020408 3/1/2019 WO 00
Publishing Document Publishing Date Country Kind
WO2019/169335 9/6/2019 WO A
US Referenced Citations (433)
Number Name Date Kind
4158717 Nelson Jun 1979 A
4419809 Riseman et al. Dec 1983 A
4500563 Ellenberger et al. Feb 1985 A
4539061 Sagiv Sep 1985 A
4575921 Bhagat Mar 1986 A
4869781 Euen et al. Sep 1989 A
5091332 Bohr et al. Feb 1992 A
5202272 Hsieh et al. Apr 1993 A
5230929 Caporiccio et al. Jul 1993 A
5314724 Tsukune et al. May 1994 A
5459099 Hsu Oct 1995 A
5496608 Matsuda et al. Mar 1996 A
5528719 Yamada Jun 1996 A
5670432 Tsai Sep 1997 A
5731235 Srinivasan et al. Mar 1998 A
5854105 Tseng Dec 1998 A
5856003 Chiu Jan 1999 A
5891805 Cheng et al. Apr 1999 A
5976990 Mercaldi et al. Nov 1999 A
6039834 Tanaka et al. Mar 2000 A
6153519 Jain et al. Nov 2000 A
6197701 Shue et al. Mar 2001 B1
6225175 Houston May 2001 B1
6228779 Bloom et al. May 2001 B1
6326322 Kim et al. Dec 2001 B1
6380056 Shue et al. Apr 2002 B1
6395652 Kim et al. May 2002 B2
6403416 Huang et al. Jun 2002 B1
6416822 Chiang et al. Jul 2002 B1
6423582 Fischer et al. Jul 2002 B1
6428859 Chiang et al. Aug 2002 B1
6518167 You et al. Feb 2003 B1
6534395 Werkhoven et al. Mar 2003 B2
6548368 Narwankar et al. Apr 2003 B1
6593000 Ohtake et al. Jul 2003 B2
6632478 Gaillard et al. Oct 2003 B2
6632741 Clevenger et al. Oct 2003 B1
6638879 Hsieh et al. Oct 2003 B2
6645574 Lee et al. Nov 2003 B1
6709928 Jenne et al. Mar 2004 B1
6730614 Lim et al. May 2004 B1
6794284 Vaartstra Sep 2004 B2
6926798 Biberger et al. Aug 2005 B2
6933245 Lee et al. Aug 2005 B2
6967159 Vaartstra Nov 2005 B2
7019159 Dussarrat et al. Mar 2006 B2
7041335 Chung May 2006 B2
7172792 Wang et al. Feb 2007 B2
7297641 Todd et al. Nov 2007 B2
7300885 Hasebe et al. Nov 2007 B2
7301210 Abadeer et al. Nov 2007 B2
7351668 Chou et al. Apr 2008 B2
7462571 Hasebe et al. Dec 2008 B2
7465669 Iyer et al. Dec 2008 B2
7482247 Papasouliotis et al. Jan 2009 B1
7507676 Chou et al. Mar 2009 B2
7510984 Saito et al. Mar 2009 B2
7514366 Trivedi et al. Apr 2009 B2
7611980 Wells et al. Nov 2009 B2
7622369 Lee et al. Nov 2009 B1
7629267 Wan et al. Dec 2009 B2
7651730 Hasebe Jan 2010 B2
7651953 Todd et al. Jan 2010 B2
7651959 Fukazawa et al. Jan 2010 B2
7682657 Sherman Mar 2010 B2
7700492 Kikuchi Apr 2010 B2
7713592 Nguyen et al. May 2010 B2
7728436 Whelan et al. Jun 2010 B2
7732343 Niroomand et al. Jun 2010 B2
7758920 Hasebe et al. Jul 2010 B2
7807578 Bencher et al. Oct 2010 B2
7825039 Takahashi et al. Nov 2010 B2
7875312 Thridandam et al. Jan 2011 B2
7910288 Abatchev et al. Mar 2011 B2
7910497 Olsen et al. Mar 2011 B2
7919416 Lee et al. Apr 2011 B2
7939455 Clark May 2011 B2
7964241 Hasebe et al. Jun 2011 B2
7964513 Todd et al. Jun 2011 B2
7989365 Park et al. Aug 2011 B2
8034673 Kadonaga et al. Oct 2011 B2
8043907 Ma et al. Oct 2011 B2
8080290 Hasebe et al. Dec 2011 B2
8084088 Huy et al. Dec 2011 B2
8105901 Cheng et al. Jan 2012 B2
8119544 Hasebe et al. Feb 2012 B2
8129555 Cheng et al. Mar 2012 B2
8178448 Nodera et al. May 2012 B2
8227032 Dussarrat et al. Jul 2012 B2
8257789 Matsunaga et al. Sep 2012 B2
8298628 Yang et al. Oct 2012 B2
8298954 Arnold et al. Oct 2012 B1
8366953 Kohno et al. Feb 2013 B2
8383525 Raisanen et al. Feb 2013 B2
8394466 Hong et al. Mar 2013 B2
8530361 Xiao et al. Sep 2013 B2
8592005 Ueda Nov 2013 B2
8592328 Hausmann et al. Nov 2013 B2
8623770 Gao et al. Jan 2014 B1
8668957 Dussarrat et al. Mar 2014 B2
8669185 Onizawa et al. Mar 2014 B2
8703578 Hoentschel et al. Apr 2014 B2
8728956 LaVoie et al. May 2014 B2
8753984 Murakami et al. Jun 2014 B2
8791034 Shealy et al. Jul 2014 B2
8821986 Weidman et al. Sep 2014 B2
8846484 Lee et al. Sep 2014 B2
8853075 Gatineau et al. Oct 2014 B2
8936977 Hoentschel et al. Jan 2015 B2
8940648 Xiao et al. Jan 2015 B2
8945305 Marsh Feb 2015 B2
8975704 Hoentschel et al. Mar 2015 B2
9023693 Lin et al. May 2015 B1
9023737 Beynet et al. May 2015 B2
9070555 Hausmann et al. Jun 2015 B2
9095869 Kilpi et al. Aug 2015 B2
9214333 Sims et al. Dec 2015 B1
9219007 Chen et al. Dec 2015 B2
9257334 Chen et al. Feb 2016 B2
9331094 Hada May 2016 B2
9355839 Swaminathan et al. May 2016 B2
9371338 Dussarrat et al. Jun 2016 B2
9390909 Pasquale et al. Jul 2016 B2
9406693 Pang et al. Aug 2016 B1
9443731 O'Meara et al. Sep 2016 B1
9472506 Conklin et al. Oct 2016 B2
9502234 Xiao et al. Nov 2016 B2
9502238 Danek et al. Nov 2016 B2
9508604 Sung et al. Nov 2016 B1
9530663 Shih et al. Dec 2016 B1
9564312 Henri et al. Feb 2017 B2
9576817 Cheng et al. Feb 2017 B1
9589790 Henri et al. Mar 2017 B2
9601693 Henri et al. Mar 2017 B1
9611544 LaVoie et al. Apr 2017 B2
9670579 Hausmann et al. Jun 2017 B2
9721784 Behera et al. Aug 2017 B2
9865815 Hausmann Jan 2018 B2
9875891 Henri et al. Jan 2018 B2
9892933 Peng et al. Feb 2018 B2
9905415 Chandra et al. Feb 2018 B2
9911595 Smith et al. Mar 2018 B1
10038079 Ohtou Jul 2018 B1
10043656 Smith Aug 2018 B1
10074543 Mahorowala et al. Sep 2018 B2
10134579 Baldasseroni et al. Nov 2018 B2
10141505 Hausmann Nov 2018 B2
10176984 Smith et al. Jan 2019 B2
10199212 Smith et al. Feb 2019 B2
10242866 Smith et al. Mar 2019 B2
10269559 Abel et al. Apr 2019 B2
10454029 McKerrow et al. Oct 2019 B2
10460930 Hausmann et al. Oct 2019 B2
10490413 Smith et al. Nov 2019 B2
10559461 Reddy et al. Feb 2020 B2
10629429 Smith et al. Apr 2020 B2
10629435 Swaminathan et al. Apr 2020 B2
10658172 Abel et al. May 2020 B2
10662526 Hausmann May 2020 B2
10777407 Smith et al. Sep 2020 B2
10804099 Henri et al. Oct 2020 B2
10825679 Hausmann et al. Nov 2020 B2
10832908 LaVoie Nov 2020 B2
10903071 Smith et al. Jan 2021 B2
10998187 Reddy et al. May 2021 B2
20020001889 Kim et al. Jan 2002 A1
20020001929 Biberger et al. Jan 2002 A1
20020185225 Toshima Dec 2002 A1
20030143841 Yang et al. Jul 2003 A1
20040043570 Fujisaki et al. Mar 2004 A1
20040087176 Colburn et al. May 2004 A1
20040166680 Miyajima et al. Aug 2004 A1
20040259378 Chambers et al. Dec 2004 A1
20050017319 Manabe et al. Jan 2005 A1
20050025885 McSwiney et al. Feb 2005 A1
20050042865 Cabral et al. Feb 2005 A1
20050091931 Gracias May 2005 A1
20050100670 Dussarrat et al. May 2005 A1
20050109276 Iyer et al. May 2005 A1
20050118837 Todd et al. Jun 2005 A1
20050123690 Derderian et al. Jun 2005 A1
20050142878 Jung Jun 2005 A1
20050158983 Hoshi et al. Jul 2005 A1
20050159017 Kim et al. Jul 2005 A1
20050170104 Jung et al. Aug 2005 A1
20050196977 Saito et al. Sep 2005 A1
20050208778 Li et al. Sep 2005 A1
20050227017 Senzaki et al. Oct 2005 A1
20050287309 Veerasamy Dec 2005 A1
20050287775 Hasebe et al. Dec 2005 A1
20060003557 Cabral, Jr. et al. Jan 2006 A1
20060008656 Veerasamy Jan 2006 A1
20060032442 Hasebe Feb 2006 A1
20060032443 Hasebe et al. Feb 2006 A1
20060084283 Paranjpe et al. Apr 2006 A1
20060088985 Haverkort et al. Apr 2006 A1
20060119248 Howard et al. Jun 2006 A1
20060128142 Whelan et al. Jun 2006 A1
20060199357 Wan et al. Sep 2006 A1
20060263699 Abatchev et al. Nov 2006 A1
20060273456 Sant et al. Dec 2006 A1
20060286776 Ranish et al. Dec 2006 A1
20060289385 Kikuchi Dec 2006 A1
20070032047 Hasebe et al. Feb 2007 A1
20070099431 Li May 2007 A1
20070137572 Matsuura et al. Jun 2007 A1
20070148968 Kwon et al. Jun 2007 A1
20070167028 Chou et al. Jul 2007 A1
20070190782 Park Aug 2007 A1
20070212850 Ingle et al. Sep 2007 A1
20070218661 Shroff et al. Sep 2007 A1
20070238299 Niroomand et al. Oct 2007 A1
20070238316 Ohashi Oct 2007 A1
20070251444 Gros-Jean et al. Nov 2007 A1
20070298585 Lubomirsky et al. Dec 2007 A1
20080032064 Gordon et al. Feb 2008 A1
20080038936 Todd et al. Feb 2008 A1
20080063791 Hasebe et al. Mar 2008 A1
20080081104 Hasebe et al. Apr 2008 A1
20080081470 Clark Apr 2008 A1
20080119057 Chua et al. May 2008 A1
20080124946 Xiao et al. May 2008 A1
20080138996 Nishizuka Jun 2008 A1
20080139003 Pirzada et al. Jun 2008 A1
20080142483 Hua et al. Jun 2008 A1
20080213479 Chou et al. Sep 2008 A1
20080237726 Dyer Oct 2008 A1
20080237861 Dominguez et al. Oct 2008 A1
20080242097 Boescke et al. Oct 2008 A1
20080242116 Clark Oct 2008 A1
20080260969 Dussarrat et al. Oct 2008 A1
20080274302 Hasebe et al. Nov 2008 A1
20080311760 Nodera et al. Dec 2008 A1
20080318443 Kim et al. Dec 2008 A1
20090018668 Galbraith Jan 2009 A1
20090075490 Dussarrat Mar 2009 A1
20090146322 Weling et al. Jun 2009 A1
20090148625 Yeom et al. Jun 2009 A1
20090155606 Yoon et al. Jun 2009 A1
20090163041 Mungekar et al. Jun 2009 A1
20090191722 Hasebe et al. Jul 2009 A1
20090286381 Van Schravendijk et al. Nov 2009 A1
20100003797 Smith Jan 2010 A1
20100038727 Chakravarthi et al. Feb 2010 A1
20100099271 Hausmann et al. Apr 2010 A1
20100102407 Kajiyama et al. Apr 2010 A1
20100124618 Kobayashi et al. May 2010 A1
20100124621 Kobayashi et al. May 2010 A1
20100136260 Matsunaga et al. Jun 2010 A1
20100136313 Shimizu et al. Jun 2010 A1
20100144146 Utaka Jun 2010 A1
20100151681 Knapp et al. Jun 2010 A1
20100221925 Lee et al. Sep 2010 A1
20100267238 Johnson et al. Oct 2010 A1
20100304047 Yang et al. Dec 2010 A1
20100304574 Nodera et al. Dec 2010 A1
20100310791 Shimazu et al. Dec 2010 A1
20110003477 Park et al. Jan 2011 A1
20110014795 Lee et al. Jan 2011 A1
20110021010 Cheng et al. Jan 2011 A1
20110025673 Chen et al. Feb 2011 A1
20110086516 Lee et al. Apr 2011 A1
20110127582 Cheng et al. Jun 2011 A1
20110129978 Cheng et al. Jun 2011 A1
20110151142 Seamons et al. Jun 2011 A1
20110159673 Hanawa et al. Jun 2011 A1
20110176967 Okuda et al. Jul 2011 A1
20110178092 Ali et al. Jul 2011 A1
20110183528 Wang et al. Jul 2011 A1
20110244142 Cheng et al. Oct 2011 A1
20110256721 Gatineau Oct 2011 A1
20110256724 Chandrasekharan et al. Oct 2011 A1
20110256734 Hausmann et al. Oct 2011 A1
20120009802 LaVoie et al. Jan 2012 A1
20120009803 Jung et al. Jan 2012 A1
20120028469 Onizawa et al. Feb 2012 A1
20120058282 Hong et al. Mar 2012 A1
20120068347 Isobayashi et al. Mar 2012 A1
20120104347 Quick May 2012 A1
20120108079 Mahajani May 2012 A1
20120115074 Zhang et al. May 2012 A1
20120142194 Hwang Jun 2012 A1
20120156882 Lee et al. Jun 2012 A1
20120156888 Sato et al. Jun 2012 A1
20120164846 Ha et al. Jun 2012 A1
20120171846 Hwang Jul 2012 A1
20120177841 Thompson Jul 2012 A1
20120205315 Liu et al. Aug 2012 A1
20120213940 Mallick Aug 2012 A1
20120225553 Lazovsky et al. Sep 2012 A1
20120244711 Yin et al. Sep 2012 A1
20120264305 Nakano Oct 2012 A1
20120282418 Chou et al. Nov 2012 A1
20120315394 Ito Dec 2012 A1
20120315740 Yao Dec 2012 A1
20130017328 Miyoshi et al. Jan 2013 A1
20130065404 Weidman et al. Mar 2013 A1
20130071580 Weidman et al. Mar 2013 A1
20130084688 O'Meara et al. Apr 2013 A1
20130113073 Liu et al. May 2013 A1
20130115783 Kim et al. May 2013 A1
20130189845 Kim et al. Jul 2013 A1
20130189854 Hausmann et al. Jul 2013 A1
20130210236 Ogihara et al. Aug 2013 A1
20130252437 Sano et al. Sep 2013 A1
20130323435 Xiao et al. Dec 2013 A1
20130327636 Majetich et al. Dec 2013 A1
20130344248 Clark Dec 2013 A1
20140023794 Mahajani et al. Jan 2014 A1
20140113455 Reimer et al. Apr 2014 A1
20140113457 Sims et al. Apr 2014 A1
20140120737 Swaminathan et al. May 2014 A1
20140134812 Kim et al. May 2014 A1
20140141625 Fukazawa et al. May 2014 A1
20140141626 Hausmann et al. May 2014 A1
20140170853 Shamma et al. Jun 2014 A1
20140193983 LaVoie Jul 2014 A1
20140216337 Swaminathan et al. Aug 2014 A1
20140252486 Lin et al. Sep 2014 A1
20140262038 Wang et al. Sep 2014 A1
20140273477 Niskanen et al. Sep 2014 A1
20140273528 Niskanen et al. Sep 2014 A1
20140273529 Nguyen et al. Sep 2014 A1
20140273530 Nguyen et al. Sep 2014 A1
20140273531 Niskanen et al. Sep 2014 A1
20140302686 Pan et al. Oct 2014 A1
20140363969 Chen et al. Dec 2014 A1
20150004806 Ndiege et al. Jan 2015 A1
20150014823 Mallikarjunan et al. Jan 2015 A1
20150021712 Zschaetzsch et al. Jan 2015 A1
20150031218 Karakawa Jan 2015 A1
20150056540 Fukuda Feb 2015 A1
20150087139 O'Neill et al. Mar 2015 A1
20150111374 Bao et al. Apr 2015 A1
20150126042 Pasquale et al. May 2015 A1
20150132965 Devilliers et al. May 2015 A1
20150137061 Donghi et al. May 2015 A1
20150147871 Xiao et al. May 2015 A1
20150155198 Tsai et al. Jun 2015 A1
20150155523 Kamiya Jun 2015 A1
20150162416 Chang et al. Jun 2015 A1
20150179438 Ahmed et al. Jun 2015 A1
20150200110 Li et al. Jul 2015 A1
20150206719 Swaminathan et al. Jul 2015 A1
20150235835 Swaminathan et al. Aug 2015 A1
20150243708 Ravasio et al. Aug 2015 A1
20150249153 Morin et al. Sep 2015 A1
20150251917 Hong et al. Sep 2015 A1
20150259791 Hausmann et al. Sep 2015 A1
20150299848 Haukka et al. Oct 2015 A1
20150340225 Kim et al. Nov 2015 A1
20150364372 Chen et al. Dec 2015 A1
20150371896 Chen et al. Dec 2015 A1
20160020092 Kang et al. Jan 2016 A1
20160024647 Saly et al. Jan 2016 A1
20160042950 Dai et al. Feb 2016 A1
20160046501 Kverel et al. Feb 2016 A1
20160049307 Chen Feb 2016 A1
20160056074 Na et al. Feb 2016 A1
20160064224 Hung et al. Mar 2016 A1
20160079054 Chen et al. Mar 2016 A1
20160079521 Draeger et al. Mar 2016 A1
20160093484 Marsh Mar 2016 A1
20160099143 Yan et al. Apr 2016 A1
20160109804 Huli Apr 2016 A1
20160111297 Chen et al. Apr 2016 A1
20160126106 Shimizu et al. May 2016 A1
20160148800 Henri et al. May 2016 A1
20160148806 Henri et al. May 2016 A1
20160155739 Ting et al. Jun 2016 A1
20160172194 Kunnen et al. Jun 2016 A1
20160178019 Stephenson et al. Jun 2016 A1
20160225640 Raley et al. Aug 2016 A1
20160247678 Feng et al. Aug 2016 A1
20160247680 O'Meara et al. Aug 2016 A1
20160280724 Arkles et al. Sep 2016 A1
20160281230 Varadarajan et al. Sep 2016 A1
20160284567 Reilly et al. Sep 2016 A1
20160293398 Danek et al. Oct 2016 A1
20160293418 Pasquale et al. Oct 2016 A1
20160300718 Raley et al. Oct 2016 A1
20160322213 Thompson et al. Nov 2016 A1
20160329238 Tang et al. Nov 2016 A1
20160336178 Swaminathan et al. Nov 2016 A1
20160336187 Liou et al. Nov 2016 A1
20160365425 Chen et al. Dec 2016 A1
20160372334 Mignot et al. Dec 2016 A1
20160376152 Toutonghi Dec 2016 A1
20170004974 Manna et al. Jan 2017 A1
20170012001 Gordon et al. Jan 2017 A1
20170029947 Kawahara et al. Feb 2017 A1
20170029948 Jongbloed et al. Feb 2017 A1
20170069510 Kal et al. Mar 2017 A1
20170069527 Haukka et al. Mar 2017 A1
20170092496 Devilliers Mar 2017 A1
20170092857 Hausmann Mar 2017 A1
20170110550 Tsai et al. Apr 2017 A1
20170117134 Henri et al. Apr 2017 A1
20170148637 Devilliers May 2017 A1
20170148642 Wang et al. May 2017 A1
20170170015 Kim et al. Jun 2017 A1
20170170026 Hudson et al. Jun 2017 A1
20170323781 Kachian Nov 2017 A1
20170323785 Singhal et al. Nov 2017 A1
20170338109 Lei et al. Nov 2017 A1
20170342553 Yu et al. Nov 2017 A1
20180005814 Kumar et al. Jan 2018 A1
20180012752 Tapily Jan 2018 A1
20180033622 Swaminathan et al. Feb 2018 A1
20180061628 Ou et al. Mar 2018 A1
20180061650 Mahorowala et al. Mar 2018 A1
20180114903 Hausmann Apr 2018 A1
20180138028 Henri et al. May 2018 A1
20180138036 Baldasseroni et al. May 2018 A1
20180138040 LaVoie May 2018 A1
20180138405 McKerrow et al. May 2018 A1
20180166379 Yeo Jun 2018 A1
20180223429 Fukazawa et al. Aug 2018 A1
20180233349 Smith et al. Aug 2018 A1
20180261447 Smith et al. Sep 2018 A1
20180261448 Smith et al. Sep 2018 A1
20180269058 Smith et al. Sep 2018 A1
20180308680 Reddy et al. Oct 2018 A1
20190080903 Abel et al. Mar 2019 A1
20190115207 Smith et al. Apr 2019 A1
20190148128 Smith et al. May 2019 A1
20190157076 Hausmann et al. May 2019 A1
20190164758 Su May 2019 A1
20190206677 Abel et al. Jul 2019 A1
20200013615 Hausmann et al. Jan 2020 A1
20200118809 Reddy et al. Apr 2020 A1
20200219718 Smith et al. Jul 2020 A1
20200234943 Bhuyan et al. Jul 2020 A1
Foreign Referenced Citations (81)
Number Date Country
1732288 Feb 2006 CN
1841676 Oct 2006 CN
101006195 Jul 2007 CN
101255548 Sep 2008 CN
101328578 Dec 2008 CN
101378007 Mar 2009 CN
101648964 Feb 2010 CN
102471885 May 2012 CN
102906305 Jan 2013 CN
103225071 Jul 2013 CN
103515197 Jan 2014 CN
103632955 Mar 2014 CN
104046955 Sep 2014 CN
104752199 Jul 2015 CN
105789027 Jul 2016 CN
105917445 Aug 2016 CN
105977141 Sep 2016 CN
0277766 Aug 1988 EP
2278046 Jan 2011 EP
1181559 Feb 1970 GB
2005011904 Jan 2005 JP
2005163084 Jun 2005 JP
2005210076 Aug 2005 JP
2006060091 Mar 2006 JP
2006080359 Mar 2006 JP
2007281181 Oct 2007 JP
2008517479 May 2008 JP
2008306093 Dec 2008 JP
2009170823 Jul 2009 JP
2010010497 Jan 2010 JP
2010527138 Aug 2010 JP
2010232214 Oct 2010 JP
2010239103 Oct 2010 JP
2010283388 Dec 2010 JP
2011192776 Sep 2011 JP
2012084707 Apr 2012 JP
2012142574 Jul 2012 JP
2012169408 Sep 2012 JP
2013079447 May 2013 JP
2013153164 Aug 2013 JP
2013182951 Sep 2013 JP
2013225655 Oct 2013 JP
2014038968 Feb 2014 JP
2014179607 Sep 2014 JP
2014532304 Dec 2014 JP
2019165256 Sep 2019 JP
20010075177 Aug 2001 KR
100561493 Mar 2006 KR
1020080109218 Dec 2008 KR
20090080019 Jul 2009 KR
20090131821 Dec 2009 KR
20100128863 Dec 2010 KR
20150025224 Mar 2015 KR
20150053253 May 2015 KR
20150103642 Sep 2015 KR
20160033057 Mar 2016 KR
20170016310 Feb 2017 KR
20170135760 Dec 2017 KR
20180029934 Mar 2018 KR
20200108242 Sep 2020 KR
10201801817 Oct 2018 SG
483103 Apr 2002 TW
201033739 Sep 2010 TW
201439105 Oct 2014 TW
201606855 Feb 2016 TW
WO-2006018441 Feb 2006 WO
WO-2006026350 Mar 2006 WO
WO-2011130397 Oct 2011 WO
WO-2012061593 May 2012 WO
WO-2013043330 Mar 2013 WO
WO-2013066667 May 2013 WO
WO-2013137115 Sep 2013 WO
WO-2014030393 Feb 2014 WO
WO-2014209327 Dec 2014 WO
WO-2016048336 Mar 2016 WO
WO-2016138284 Sep 2016 WO
WO-2016178978 Nov 2016 WO
WO-2016209570 Dec 2016 WO
WO-2017048911 Mar 2017 WO
WO-2017062614 Apr 2017 WO
WO-2018195423 Oct 2018 WO
Non-Patent Literature Citations (171)
Entry
Aboaf, J.A. (1969) “Some Properties of Vapor Deposited Silicon Nitride Films Obtained by the Reaction of SiBr4 and NH 3,” Journal of the Electrochemical Society, 116(12):1736-1740.
A.J.M Mackus, et al., “Fully Self-Aligned Vias: The Killer Application for Area-Selective ALD?—A Discussion of Requirements for Implementation in High Volume Manufacturing” 2019, 7, Atomic Limits, pp. 1-6. <url:<a href=“https://www.atomiclimits.com”>https://www.atomiclimits.com retrieved Aug. 26, 2020.</url:<a>.
Becker, F.S. and Rohl, S. (Nov. 1987) “Low Pressure Deposition of Doped SiO2 by Pyrolysis of Tetraethylorthosilicate (TEOS),” J. Electrochem. Soc.: Solid-State Science and Technology, 134(11):2923-2931.
Cecchi et al., (2007) “Ultra-thin conformal pore-sealing of low-k materials by plasma-assisted ALD,” University of New Mexico, Albuquerque, NM, Sandia National Labs, Albuquerque, NM, 1 page.
Chabal et al. (2016) “Atomic Layer Deposition of Silicon Dioxide Using Aminosilanes Di-sec-butylaminosilane and Bis(tert-butylamino)silane with Ozone,” The Journal of Physical Chemistry C, ACS Publications, American Chemical Society, 120:10927-10935.
Chen et al. (2011) “Ozone-Based Atomic Layer Deposition of Crystalline V2O5 Films for High Performance Electrochemical Energy Storage,” Chemistry of Materials, ACS Publications, American Chemical Society, 7pp.
Chen, Rong and Bent, Stacey F. (2006) “Chemistry for Positive Pattern Transfer Using Area-Selective Atomic Layer Deposition,” Adv. Mater., 18:1086-1090.
Chinese First Office Action dated Apr. 12, 2021 issued in Application No. CN 201711112653.9.
Chinese First Office Action dated Jul. 31, 2020 issued in Application No. CN 201710636255.0.
Chinese First Office Action dated Jun. 23, 2020 issued in Application No. CN 201811075877.1.
Chinese First Office Action dated Mar. 30, 2018 issued in Application No. CN 201610206201.6.
Chinese First Office Action dated May 19, 2016 issued in Application No. CN 201310021460.8.
Chinese First Office Action dated May 28, 2021 issued in Application No. CN 201810151668.4.
Chinese First Office Action dated Nov. 13, 2020 issued in Application No. CN 201710772400.8.
Chinese First Office Action dated Nov. 8, 2017 issued in Application No. CN 201510615853.0.
Chinese Fourt Office Action dated May 16, 2018 issued in Application No. CN 201310021460.8.
Chinese Notification of Reexamination dated Apr. 17, 2020 issued in Application No. CN 201310021460.8.
Chinese Second Office Action dated Apr. 13, 2017 issued in Application No. CN 201310021460.8.
Chinese Second Office Action dated Jan. 24, 2019 issued in Application No. CN 201610206201.6.
Chinese Second Office Action dated Mar. 15, 2021 issued in Application No. CN 201811075877.1.
Chinese Third Office Action dated Oct. 17, 2017 issued in Application No. CN 201310021460.8.
CN Office Action dated Nov. 19, 2021, in application No. CN201711112653 with English translation.
CN Office Action dated Sep. 2, 2021, in application No. CN201811075877.1 with English translation.
Dangerfield et al. (2016) “Role of Trimethylaluminum (TMA) for Low Temperature SiNx Deposition: Growth Dependence on Number of TMA Exposures,” ALD Conference 2016, 14pp.
Dangerfield et al.,“Role of Trimethylaluminum in Low Temperature Atomic Layer Deposition of Silicon Nitride” Chemistry of Materials, Jun. 27, 2017, vol. 29, No. 14, pp. 6022-6029.
European Examination Report dated Dec. 11, 2017 issued in Application No. EP 13 15 2046.
European Extended Search Report dated Apr. 14, 2014 issued in Application No. EP13152046.2.
Han et al. (2012) “On the Mechanisms of SiO2 Thin-Film Growth by the Full Atomic Layer Deposition Process Using Bis(t-butylamino)silane on the Hydroxylated SiO2(001) Surface,” The Journal of Physical Chemistry C, ACS Publications, American Chemical Society, 116:947-952.
Hong, J. et al., “ALD Resist Formed by Vapor-Deposited Self-Assembled Monolayers” Langmuir, vol. 23, No. 3, (2007) pp. 1160-1165.
Huang et al. (2017) “Design of efficient mono-aminosilane precursors for atomic layer deposition of SiO2 thin films,” Royal Society of Chemistry Adv. 2017, 7:22672-22678.
International Preliminary Report on Patentability dated Sep. 17, 2020 issued in Application No. PCT/US2019/020408.
International Search Report and Written Opinion dated Jun. 17, 2019 issued in Application No. PCT/US2019/020408.
International Preliminary Report on Patentability dated Feb. 17, 2022 in PCT Application No. PCT/US2020/043459.
International Preliminary Report on Patentability dated Mar. 26, 2020 issued in Application No. PCT/US2018/050049.
International Preliminary Report on Patentability dated May 23, 2019 issued in Application No. PCT/US17/60692.
International Preliminary Report on Patentability dated May 23, 2019 issued in Application No. PCT/US2017/060240.
International Preliminary Report on Patentability dated May 26, 2020 issued in Application No. PCT/US2018/062301.
International Preliminary Report on Patentability dated Sep. 19, 2019 issued in Application No. PCT/US2018/021823.
International Search Report and Written Opinion dated Feb. 13, 2018 issued in Application No. PCT/US2017/060692.
International Search Report and Written Opinion dated Feb. 21, 2018 issued in Application No. PCT/US2017/060240.
International Search Report and Written Opinion dated Feb. 25, 2019 issued in Application No. PCT/US2018/050049.
International Search Report and Written Opinion dated Jan. 7, 2022, in Application No. PCT/US2021/051639.
International Search Report and Written Opinion dated Jun. 25, 2018 issued in Application No. PCT/US2018/021823.
International Search Report and Written Opinion dated Mar. 13, 2019 issued in Application No. PCT/US2018/062301.
International Search Report and Written Opinion dated Nov. 11, 2020 issued in Application No. PCT/US2020/043459.
Japanese Decision of Rejection dated Jan. 9, 2018 issued in Application No. JP 2013-007612.
Japanese First Office Action dated Dec. 1, 2020 issued in Application No. JP 2016-185454.
Japanese First Office Action dated May 28, 2019 issued in Application No. JP 2017-143195.
Japanese First Office Action dated May 29, 2019 issued in Application No. JP 2018-090402.
Japanese First Office Action dated Oct. 8, 2019 issued in Application No. JP 2015-184688.
Japanese Notice of Allowance dated Apr. 28, 2020 issued in Application No. JP 2015-184688.
Japanese Office Action dated Jan. 10, 2017 issued in Application No. JP 2013-007612.
Japanese Reason for Refusal dated Apr. 2, 2019 issued in Application No. JP 2013-007612.
Japanese Second Office Action dated Dec. 24, 2019 issued in Application No. JP 2017-143195.
Japanese Second Office Action [Decision of Rejection] dated Jan. 14, 2020 issued in Application No. JP 2018-090402.
Japanese Third Office Action dated Aug. 25, 2020 issued in Application No. JP 2017-143195.
King, Sean W., (Jul./Aug. 2011) “Plasma enhanced atomic layer deposition of SiNx:H and SiO2,” J. Vac. Sci. Technol. A29(4):041501-1 through 041501-9 (9 pages).
Korean Decision from the Patent Tribunal of the KIPO (description) dated May 26, 2015 issued in Application No. KR 10-2012-0043797.
Korean Final Office Action dated Aug. 18, 2014 issued in Application No. KR 10-2012-0043797.
Korean First Office Action dated Nov. 27, 2019 issued in Application No. KR 10-2017-0093932.
Korean Notice of Provisional Rejection dated Dec. 6, 2013 issued in Application No. KR 10-2012-0043797.
Korean Second Office Action dated Oct. 27, 2020 issued in Application No. KR 10-2017-0093932.
KR Office Action dated Jan. 12, 2022 in Application No. KR1020150163065 with English translation.
KR Office Action dated Jan. 26, 2022, in Application No. KR1020197016749.
KR Office Action dated Nov. 30, 2021 in Application No. KR1020197017087 with English Translation.
KR Office Action dated Sep. 27, 2021, in application No. KR20210086044 with English translation.
KR Office Action dated Sep. 29, 2021, in application No. KR1020170109223 with English translation.
Kunnen et al., (2015) “A way to integrate multiple block layers for middle of line contact patterning,” Proc. of SPIE, 9428:94280W1-8 [Downloaded on Jun. 27, 17 from http://proceedings.spiedigitallibrary.org].
Li et al. (2014) “Low Temperature (LT) Thermal ALD Silicon Dioxide Using Ozone Process,” Arradiance Inc., Sudbury, MA USA, 1 page.
Lin et al., (1998) “Silicon Nitride Films Deposited by Atmospheric Pressure Chemical Vapor Deposition,” Materials Research Society Symposium Proceedings vol. 495, Chemical Aspects of Electronic Ceramics Processing, Symposium held Nov. 30-Dec. 4, 1997, Boston, Massachusetts, U.S.A., 8 pages.
Liu et al. (Jun. 26-29, 2011) “High Rate Growth of SiO2 by Thermal ALD Using Tris(di-methylamino)silane and Ozone,” ALD 2011, Cambridge NanoTech Inc., Cambridge, MA, USA, 14pp.
Ooba et al. (1998) “Self-Limiting Atomic-layer Selective Deposition of Silicon Nitride by Temperature-Controlled Method,” Extended Abstracts of the 1998 International Conference on Solid State Devices and Materials, Hiroshima, pp. 22-23.
PCT International Preliminary Report on Patentability and Written Opinion, dated Oct. 26, 2012, issued in PCT/US2011/032303.
PCT International Search Report and Written Opinion, dated Feb. 20, 2012, issued in PCT/US2011/032303.
PCT Invitation to Pay Additional Fees; Communication Re Partial International Search, dated Dec. 16, 2011, issued in Application No. PCT/US2011/032303.
Plasma Enhanced Atomic Layer Deposition (PEALD), Website: http://www.asm.com/index.php?option=com_content&task=view&id=19&Itemid=161 (2010), 1 page.
“PlasmaProTM NGP®80 Range,” Oxford Instruments (2010), 8 pages.
Putkonen et al. (2014) “Thermal and plasma enhanced atomic layer deposition of SiO2 using commercial silicon precursors,” Thin Solid Films, 558:93-98.
Singapore 2nd Written Opinion dated Jan. 3, 2022 issued in Application No. SG 10201801817Q.
Singapore Notice of Eligibility for Grant and Supplemental Examination Report dated Jan. 20, 2020 issued in Application No. SG 10201507848X.
Singapore Search Report & Written Opinion dated Oct. 13, 2020 issued in Application No. SG 10201801817Q.
Singapore Search Report & Written Opinion dated Oct. 14, 2020 issued in Application No. SG 10201802228Y.
Singapore Search Report & Written Opinion dated Sep. 1, 2020 issued in Application No. SG 10201801141T.
Sundstrom, (Dec. 2005) “Ozone as the Oxidizing Precursor in Atomic Layer Deposition,” Gas & Chemicals, MKS Instruments, Inc., Wilmington, MA, 4pp.
Taiwan Examination Report dated Mar. 29, 2017 issued in Application No. TW102102054.
Taiwan First Office Action dated Feb. 27, 2019, issued in Application No. TW 106124691.
Taiwan First Office Action dated Oct. 16, 2019 issued in Application No. TW 105109955.
Taiwanese First Decision of Refusal dated Dec. 22, 2020 issued in Application No. TW 1051305401.
Taiwanese First Office Action dated Apr. 25, 2019 issued in Application No. TW 104131344.
Taiwanese First Office Action dated Jun. 13, 2019 issued in Application No. TW104138370.
Taiwanese First Office Action dated Mar. 25, 2020 issued in Application No. TW 105130541.
Taiwanese Notice of Allowance dated Feb. 17, 2019 issued in Application No. TW 104138370.
U.S. Advisory Action dated May 20, 2019 issued in U.S. Appl. No. 15/349,746.
U.S. Appl. No. U.S. Appl. No. 16/852,261, inventors Abel et al., filed Apr. 17, 2020.
U.S. Appl. No. U.S. Appl. No. 17/632,074, inventors Gupta et al., filed Feb. 1, 2022.
U.S. Final Office Action dated Apr. 20, 2018 issued in U.S. Appl. No. 15/349,753.
U.S. Final Office Action dated Apr. 25, 2013 issued in U.S. Appl. No. 13/084,305.
U.S. Final Office Action dated Apr. 9, 2018 issued in U.S. Appl. No. 15/279,312.
U.S. Final Office Action dated Aug. 22, 2019 issued in U.S. Appl. No. 16/206,915.
U.S. Final Office Action dated Dec. 21, 2018 issued in U.S. Appl. No. 15/349,746.
U.S. Final Office Action dated Jan. 18, 2018 issued in U.S. Appl. No. 15/349,746.
U.S. Final Office Action dated Jan. 2, 2018 issued in U.S. Appl. No. 15/351,221.
U.S. Final Office Action dated Jan. 21, 2020 issued in U.S. Appl. No. 15/847,744.
U.S. Final Office Action dated Jun. 19, 2019, issued in U.S. Appl. No. 15/581,951.
U.S. Final Office Action dated May 3, 2018 issued in U.S. Appl. No. 15/432,634.
U.S. Final Office Action dated Nov. 14, 2014 issued in U.S. Appl. No. 14/065,334.
U.S. Final Office Action dated Oct. 19, 2017 issued in U.S. Appl. No. 15/279,314.
U.S. Notice of Allowance dated Apr. 25, 2018 issued in U.S. Appl. No. 15/253,546.
U.S. Notice of Allowance dated Aug. 18, 2015 issued in U.S. Appl. No. 14/494,914.
U.S. Notice of Allowance dated Dec. 11, 2019 issued in U.S. Appl. No. 15/279,312.
U.S. Notice of Allowance dated Dec. 16, 2019 issued in U.S. Appl. No. 16/206,915.
U.S. Notice of Allowance dated Dec. 5, 2018 issued in U.S. Appl. No. 15/703,917.
U.S. Notice of Allowance dated Feb. 1, 2016 issued in U.S. Appl. No. 14/552,245.
U.S. Notice of Allowance, dated Feb. 13, 2018, issued in U.S. Appl. No. 15/456,301.
U.S. Notice of Allowance dated Feb. 17, 2015 issued in U.S. Appl. No. 14/065,334.
U.S. Notice of Allowance dated Feb. 8, 2017 issued in U.S. Appl. No. 14/713,639.
U.S. Notice of Allowance dated Jan. 13, 2021, issued in U.S. Appl. No. 16/713,557.
U.S. Notice of Allowance dated Jan. 15, 2020 issued in U.S. Appl. No. 16/294,783.
U.S. Notice of Allowance dated Jul. 1, 2020 issued in U.S. Appl. No. 15/349,746.
U.S. Notice of Allowance dated Jul. 15, 2016 issued in U.S. Appl. No. 14/678,736.
U.S. Notice of Allowance dated Jul. 16, 2018 issued in U.S. Appl. No. 15/351,221.
U.S. Notice of Allowance, dated Jul. 24, 2019, issued in U.S. Appl. No. 15/878,349.
U.S. Notice of Allowance dated Jul. 26, 2013, issued U.S. Appl. No. 13/414,619.
U.S. Notice of Allowance dated Jul. 26, 2018 issued in U.S. Appl. No. 15/829,702.
U.S. Notice of Allowance dated Jun. 16, 2020, issued in U.S. Appl. No. 16/575,214.
U.S. Notice of Allowance dated Jun. 17, 2019 issued in U.S. Appl. No. 15/349,753.
U.S. Notice of Allowance dated Jun. 19, 2019, issued in U.S. Appl. No. 15/821,590.
U.S. Notice of Allowance, dated May 15, 2020, issued in U.S. Appl. No. 16/247,296.
U.S. Notice of Allowance dated May 28, 2020 issued in U.S. Appl. No. 15/847,744.
U.S. Notice of Allowance, dated Oct. 20, 2017, issued in U.S. Appl. No. 15/462,695.
U.S. Notice of Allowance, dated Oct. 23, 2017, issued in U.S. Appl. No. 15/456,301.
U.S. Notice of Allowance dated Oct. 26, 2016 issued in U.S. Appl. No. 14/552,245.
U.S. Notice of Allowance dated Oct. 3, 2019, issued in U.S. Appl. No. 15/581,951.
U.S. Notice of Allowance, dated Oct. 5, 2018, issued in U.S. Appl. No. 15/453,815.
U.S. Notice of Allowance dated Sep. 1, 2017 issued in U.S. Appl. No. 15/272,222.
U.S. Notice of Allowance dated Sep. 19, 2016 issued in U.S. Appl. No. 14/935,317.
U.S. Notice of Allowance dated Sep. 22, 2020 issued in U.S. Appl. No. 16/820,431.
U.S. Notice of Allowance, dated Sep. 25, 2018, issued in U.S. Appl. No. 15/975,554.
U.S. Notice of Allowance dated Sep. 26, 2016 issued in U.S. Appl. No. 14/552,011.
U.S. Notice of Allowance dated Sep. 28, 2017 issued in U.S. Appl. No. 15/399,637.
U.S. Notice of Allowance dated Sep. 6, 2018 issued in U.S. Appl. No. 15/432,634.
U.S. Office Action dated Apr. 11, 2014 issued in U.S. Appl. No. 14/065,334.
U.S. Office Action dated Apr. 18, 2016 issued in U.S. Appl. No. 14/935,317.
U.S. Office Action dated Apr. 18, 2019 issued in U.S. Appl. No. 15/279,312.
U.S. Office Action dated Apr. 7, 2017 issued in U.S. Appl. No. 15/279,314.
U.S. Office Action, dated Feb. 25, 2019, issued in U.S. Appl. No. 15/878,349.
U.S. Office Action dated Feb. 26, 2019 issued in U.S. Appl. No. 16/206,915.
U.S. Office Action, dated Feb. 8, 2018, issued in U.S. Appl. No. 15/453,815.
U.S. Office Action dated Jul. 10, 2020, issued in U.S. Appl. No. 16/713,557.
U.S. Office Action dated Jul. 14, 2017 issued in U.S. Appl. No. 15/349,746.
U.S. Office Action dated Jul. 18, 2018 issued in U.S. Appl. No. 15/703,917.
U.S. Office Action dated Jul. 30, 2019 issued in U.S. Appl. No. 15/847,744.
U.S. Office Action dated Jul. 5, 2017 issued in U.S. Appl. No. 15/351,221.
U.S. Office Action dated Jun. 14, 2019 issued in U.S. Appl. No. 15/349,746.
U.S. Office Action dated Jun. 29, 2017 issued in U.S. Appl. No. 15/279,312.
U.S. Office Action dated Jun. 29, 2018 issued in U.S. Appl. No. 15/349,746.
U.S. Office Action dated Jun. 7, 2013 issued U.S. Appl. No. 13/414,619.
U.S. Office Action dated May 19, 2017 issued in U.S. Appl. No. 15/272,222.
U.S. Office Action dated May 24, 2016 issued in U.S. Appl. No. 14/552,245.
U.S. Office Action dated May 25, 2016 issued in U.S. Appl. No. 14/552,011.
U.S. Office Action dated May 29, 2020 issued in U.S. Appl. No. 16/820,431.
U.S. Office Action, dated Nov. 1, 2018, issued in U.S. Appl. No. 15/581,951.
U.S. Office Action, dated Nov. 16, 2017, issued in U.S. Appl. No. 15/432,634.
U.S. Office Action dated Oct. 1, 2015 issued in U.S. Appl. No. 14/552,245.
U.S. Office Action dated Oct. 23, 2017 issued in U.S. Appl. No. 15/349,753.
U.S. Office Action, dated Oct. 3, 2019, issued in U.S. Appl. No. 16/247,296.
U.S. Office Action dated Oct. 6, 2017 issued in U.S. Appl. No. 15/253,546.
U.S. Office Action dated Sep. 14, 2012 issued in U.S. Appl. No. 13/084,305.
U.S. Office Action dated Sep. 28, 2018 issued in U.S. Appl. No. 15/349,753.
Wikipedia, The Free Encyclopedia, Definition of “Silicon Nitride,” Archived from Apr. 9, 2015, 1 page [Downloaded on Oct. 12, 2017 from https://web.archive.org/web/20150409055521/https://en.wikipedia.org/wiki/Silicon_nitride].
Yokoyama et al. (1998) “Atomic-layer selective deposition of silicon nitride on hydrogen-terminated Si surfaces,” Applied Surface Science, 130-132, 352-356.
Related Publications (1)
Number Date Country
20210005460 A1 Jan 2021 US
Provisional Applications (1)
Number Date Country
62637995 Mar 2018 US