Claims
- 1. A semiconductor device, comprising:
- a substrate;
- a diffusion region formed in said substrate;
- a gate conductor formed over said substrate adjacent to said diffusion region, said gate conductor having a sidewall;
- an insulating cap formed on said gate conductor;
- an insulating alignment structure formed on said substrate, and aligned with and contacting said sidewall of said gate conductor, said insulating alignment structure having a sidewall, and said insulating alignment structure comprising material which etches at a faster rate than said insulating cap; and
- an electrically conducting stud electrically contacting said diffusion region, and being aligned with said sidewall of said insulating alignment structure such that said insulating alignment structure prevents electrical contact between said electrically conducting stud and said gate conductor, and said electrically conducting stud having an exposed top surface which is coplanar with said insulating cap and coplanar with said insulating alignment structure for providing an electrical contact point for allowing electrical connection to said diffusion region.
- 2. A semiconductor device, comprising:
- a substrate;
- a diffusion region formed in said substrate;
- a gate conductor formed over said substrate adjacent to said diffusion region, said gate conductor having a sidewall;
- an insulating cap formed on said gate conductor;
- an insulating alignment structure formed on said substrate, and aligned with and contacting said sidewall of said gate conductor, said insulating alignment structure having a sidewall, and said insulating alignment structure comprising material which etches at a faster rate than said insulating cap;
- an electrically conducting stud electrically contacting said diffusion region, and being aligned with said sidewall of said insulating alignment structure such that said insulating alignment structure prevents electrical contact between said electrically conducting stud and said gate conductor, and said electrically conducting stud having an exposed top surface which is coplanar with said insulating cap and coplanar with said insulating alignment structure for providing an electrical contact point for allowing electrical connection to said diffusion region; and
- insulating means for insulating said gate conductor and said electrically conducting stud, whereby the exposed top surface of said electrically conducting stud is not insulated by said insulating means, and wherein said insulating means polishes at a faster rate than boron nitride, and said insulating means etches at a slower rate than boron nitride, and wherein said electrically conducting stud has boundaries defined by said insulating alignment structure and said insulating means.
- 3. A semiconductor device, comprising:
- a substrate;
- a diffusion region formed in said substrate;
- a gate conductor formed over said substrate adjacent to said diffusion region, said gate conductor having a sidewall;
- an insulating cap comprising oxide and being formed on said gate conductor;
- an insulating alignment structure comprising nitride and being formed on said substrate, and aligned with and contacting said sidewall of said gate conductor, said insulating alignment structure having a sidewall, and said insulating alignment structure comprising material which etches at a faster rate than said insulating cap; and
- an electrically conducting stud electrically contacting said diffusion region, and being aligned with said sidewall of said insulating alignment structure such that said insulating alignment structure prevents electrical contact between said electrically conducting stud and said gate conductor, and said electrically conducting stud having an exposed top surface which is coplanar with said insulating cap and coplanar with said insulating alignment structure for providing an electrical contact point for allowing electrical connection to said diffusion region.
RELATED U.S. APPLICATION DATA
This application is a continuation application of U.S. Ser. No. 07/784,193, filed Oct. 29, 1991, now U.S. Pat. No. 5,216,282.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0214168 |
Aug 1989 |
JPX |
Continuations (1)
|
Number |
Date |
Country |
Parent |
784193 |
Oct 1991 |
|