Claims
- 1. A field effect transistor self-aligned dynamic RAM integrated circuit structure comprising:
- a silicon body having said field effect transistor dynamic RAM devices therein with regions of said devices extending to the major surface of said body;
- silicon dioxide regions within said body for isolating groupings of said devices from one another;
- at least some of said groupings of said devices including a PN junction drain and capacitor structure;
- a pattern of narrow dimensioned dielectric regions on said surface of said body; and
- electrical contacts to said drain and capacitor filling the spaces between said narrow dimensioned regions and which contacts are self-aligned to said narrow regions and substantially planar with said narrow regions.
- 2. The field effect transistor integrated circuit structure of claim 1 wherein said electrical contacts are composed of a first layer of doped polycrystalline silicon and a second layer of metal.
- 3. A substantially planar self-aligned field effect transistor integrated circuit structure comprising:
- a silicon body;
- a pattern of narrow dimensioned dielectric regions on a major surface of said body;
- a gate dielectric layer on the said surface of said body forming a portion of said field effect transistor structure between certain of said narrow dimensioned regions;
- PN junction regions within said body forming a portion of said field effect transistor structure and in close proximity to and associate with the channel under said gate dielectric layer;
- a layer of doped polycrystalline silicon which is substantially shorter than the height of said certain narrow dimensioned regions on said gate dielectric; and
- metal electrical contacts to said PN junction regions by filling spaces between said pattern of narrow dimensioned region and to said layer of polycrystalline silicon by filling the spaces between said certain of said narrow dimensioned regions which contacts are self-aligned to said narrow regions and substantially planar with the tops of said narrow regions.
- 4. The integrated circuit structure of claim 3 wherein silicon dioxide regions with said body dielectrically isolates certain of said transistors from similar transistors.
- 5. The integrated circuit structure of claim 3 wherein said PN junction regions are sources and drains.
Parent Case Info
This is a division of application Ser. No. 167,253 filed July 8, 1980, now U.S. Pat. No. 4,359,816.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
167253 |
Jul 1980 |
|